欢迎访问ic37.com |
会员登录 免费注册
发布采购

M25P80-VMP6TG 参数 Datasheet PDF下载

M25P80-VMP6TG图片预览
型号: M25P80-VMP6TG
PDF下载: 下载PDF文件 查看货源
内容描述: 8兆位,低电压,串行闪存与75 MHz的SPI总线接口 [8 Mbit, low voltage, serial Flash memory with 75 MHz SPI bus interface]
分类和应用: 闪存存储内存集成电路时钟
文件页数/大小: 52 页 / 995 K
品牌: NUMONYX [ NUMONYX B.V ]
 浏览型号M25P80-VMP6TG的Datasheet PDF文件第36页浏览型号M25P80-VMP6TG的Datasheet PDF文件第37页浏览型号M25P80-VMP6TG的Datasheet PDF文件第38页浏览型号M25P80-VMP6TG的Datasheet PDF文件第39页浏览型号M25P80-VMP6TG的Datasheet PDF文件第41页浏览型号M25P80-VMP6TG的Datasheet PDF文件第42页浏览型号M25P80-VMP6TG的Datasheet PDF文件第43页浏览型号M25P80-VMP6TG的Datasheet PDF文件第44页  
DC and AC parameters  
M25P80  
Table 15. AC characteristics (75 MHz operation, Grade 6)  
75 MHz available only for products made in T9HX technology, identified with Process digit “4”(1)  
Test conditions specified in Table 10 and Table 12  
Symbol  
Alt.  
Parameter  
Min.  
Typ.(2)  
Max. Unit  
Clock frequency for the following instructions:  
FAST_READ, PP, SE, BE, DP, RES, WREN, WRDI,  
RDID, RDSR, WRSR  
fC  
fC  
D.C.  
75  
33  
MHz  
fR  
Clock frequency for READ instructions  
D.C.  
11  
11  
0.1  
0.1  
5
MHz  
ns  
(3)  
tCH  
tCLH Clock High time  
(3)  
tCL  
tCLL  
Clock Low time  
ns  
(4)  
tCLCH  
Clock Rise time(5) (peak to peak)  
Clock Fall time(4) (peak to peak)  
V/ns  
V/ns  
ns  
(4)  
tCHCL  
tSLCH  
tCHSL  
tDVCH  
tCHDX  
tCHSH  
tSHCH  
tSHSL  
tCSS S active setup time (relative to C)  
S not active hold time (relative to C)  
tDSU Data In setup time  
5
ns  
2
ns  
tDH  
Data In hold time  
5
ns  
S active hold time (relative to C)  
S not active setup time (relative to C)  
5
ns  
5
ns  
tCSH S deselect time  
100  
ns  
(4)  
tSHQZ  
tDIS  
tV  
Output disable time  
9
9
ns  
tCLQV  
tCLQX  
tHLCH  
tCHHH  
tHHCH  
tCHHL  
Clock Low to Output Valid  
Output hold time  
ns  
tHO  
0
5
5
5
5
ns  
HOLD setup time (relative to C)  
HOLD hold time (relative to C)  
HOLD setup time (relative to C)  
HOLD hold time (relative to C)  
HOLD to Output Low-Z  
ns  
ns  
ns  
ns  
(4)  
tHHQX  
tLZ  
9
9
ns  
(4)  
tHLQZ  
tHZ  
HOLD to Output High-Z  
ns  
(6)  
tWHSL  
Write Protect setup time  
Write Protect hold time  
20  
ns  
(6)  
tSHWL  
100  
ns  
(4)  
tDP  
S High to Deep Power-down mode  
3
3
μs  
S High to Standby mode without Electronic Signature  
Read  
(4)  
tRES1  
μs  
S High to Standby mode with Electronic Signature  
Read  
(4)  
tRES2  
1.8  
15  
μs  
tW  
Write Status Register cycle time  
1.3  
ms  
40/52  
 复制成功!