欢迎访问ic37.com |
会员登录 免费注册
发布采购

UPD703208GKA-XXX-9EU 参数 Datasheet PDF下载

UPD703208GKA-XXX-9EU图片预览
型号: UPD703208GKA-XXX-9EU
PDF下载: 下载PDF文件 查看货源
内容描述: 32位单芯片微控制器产品 [32-Bit Single-Chip Microcontrollers]
分类和应用: 微控制器
文件页数/大小: 757 页 / 4297 K
品牌: NEC [ NEC ]
 浏览型号UPD703208GKA-XXX-9EU的Datasheet PDF文件第129页浏览型号UPD703208GKA-XXX-9EU的Datasheet PDF文件第130页浏览型号UPD703208GKA-XXX-9EU的Datasheet PDF文件第131页浏览型号UPD703208GKA-XXX-9EU的Datasheet PDF文件第132页浏览型号UPD703208GKA-XXX-9EU的Datasheet PDF文件第134页浏览型号UPD703208GKA-XXX-9EU的Datasheet PDF文件第135页浏览型号UPD703208GKA-XXX-9EU的Datasheet PDF文件第136页浏览型号UPD703208GKA-XXX-9EU的Datasheet PDF文件第137页  
CHAPTER 3 CPU FUNCTIONS  
The operation conditions of the PRERR flag are described below.  
(a) Set conditions (PRERR = 1)  
(i) When a write operation to the special register takes place without write operation being performed to  
the PRCMD register (when step <4> is performed without performing step <3> as described in 3.4.7  
(1) Setting data to special registers).  
(ii) When a write operation (including bit manipulation instruction) to an on-chip peripheral I/O register  
other than a special register is performed following write to the PRCMD register (when <4> in 3.4.7  
(1) Setting data to special registers is not a special register).  
Remark Regarding the special registers other than the WDTM register (PCC and PSC registers), even if  
on-chip peripheral I/O register read (except bit manipulation instruction) (internal RAM access,  
etc.) is performed in between write to the PRCMD register and write to a special register, the  
PRERR flag is not set and setting data can be written to the special register.  
(b) Clear conditions (PRERR = 0)  
(i) When 0 is written to the PRERR flag of the SYS register  
(ii) When system reset is performed  
Cautions 1. If 0 is written to the PRERR bit of the SYS register that is not a special register  
immediately following write to the PRCMD register, the PRERR bit becomes 0 (write  
priority).  
2. If data is written to the PRCMD register that is not a special register immediately  
following write to the PRCMD register, the PRERR bit becomes 1.  
Users Manual U15862EJ3V0UD  
133  
 复制成功!