欢迎访问ic37.com |
会员登录 免费注册
发布采购

MUAC4K64-90TDI 参数 Datasheet PDF下载

MUAC4K64-90TDI图片预览
型号: MUAC4K64-90TDI
PDF下载: 下载PDF文件 查看货源
内容描述: [Microprocessor Circuit, CMOS, PQFP100, TQFP-100]
分类和应用: 外围集成电路
文件页数/大小: 32 页 / 276 K
品牌: MUSIC [ MUSIC SEMICONDUCTORS ]
 浏览型号MUAC4K64-90TDI的Datasheet PDF文件第17页浏览型号MUAC4K64-90TDI的Datasheet PDF文件第18页浏览型号MUAC4K64-90TDI的Datasheet PDF文件第19页浏览型号MUAC4K64-90TDI的Datasheet PDF文件第20页浏览型号MUAC4K64-90TDI的Datasheet PDF文件第22页浏览型号MUAC4K64-90TDI的Datasheet PDF文件第23页浏览型号MUAC4K64-90TDI的Datasheet PDF文件第24页浏览型号MUAC4K64-90TDI的Datasheet PDF文件第25页  
Control State Descriptions  
MUAC Routing CoProcessor (RCP) Family  
Control State:  
Mnemonic:  
Binary Op-Code: XXX nnn 000 001  
Write at Next Free Address  
WRs[NFA]{MRnnn}  
Control State:  
Mnemonic:  
Move Data from Memory to  
Comparand Register Indirect  
MOV CR,[AR]{MRnnn}  
/W: LOW /AV: HIGH PA:AA: NFA Scope: NFD  
Description: Writes data from the DQ31-0 bus to bits  
31-0 (DSC LOW) or 63-32 (DSC HIGH) of the next free  
location in the Memory array. In a vertically cascaded  
system, the write will take place in the device whose  
/FI=LOW and /FF=HIGH, and at the highest-priority  
location whose Validity bit is set HIGH. The validity of  
the location is set by the state of the /VB input, /VB =  
LOW: Valid, /VB = HIGH: Empty. The write is masked by  
bits 31-0 (DSC LOW) or 63-32 (DSC HIGH) of the  
contents of Mask Register nnn. When nnn=000 no mask is  
used; when masking is selected, only bits in the addressed  
location that correspond to LOW values in the selected  
mask register are updated.  
Binary Op-Code: XXX nnn 001 100  
/W: HIGH /AV: HIGH PA:AA: aaa Scope: AS  
Description: Moves data from the memory address  
defined by the contents of the Address register to the  
Comparand register. The move is masked by the contents  
of Mask Register nnn. When nnn=000 no mask is used;  
when masking is selected, only bits in the addressed  
location that correspond to LOW values in the selected  
mask register are updated. Note that the /VB line is not  
driven during this operation. DSC must be LOW.  
Control State:  
Move Data from Comparand  
Register to Next Free Address  
MOV [NFA],CR{MRnnn}  
Mnemonic:  
Binary Op-Code: XXX nnn 001 101  
Control State:  
Read Highest-Priority  
Matching Location;  
Increment Match Address  
RDs[HPM]; NEXT  
/W: LOW /AV: HIGH PA:AA: NFA Scope: NFD  
Description: Moves data from the Comparand Register to  
the Next Free address. In a vertically cascaded system, the  
write will take place in the device whose /FI=LOW and  
/FF=HIGH, and at the highest-priority location whose  
Validity bit is set HIGH. The validity of the location is set  
by the state of the /VB input, /VB = LOW: Valid, /VB =  
HIGH: Empty. The move is masked b y the contents of  
Mask Register nnn. When nnn=000 no mask is used; when  
masking is selected, only bits in the addressed location  
that correspond to LOW values in the selected mask  
register are updated. DSC must be LOW.  
Mnemonic:  
Binary Op-Code: XXX XXX 000 001  
/W: HIGH /AV: HIGH PA:AA: HPMA Scope: HPD  
Description: Reads data from bits 31-0 (DSC LOW) or  
63-32 (DSC HIGH) of the location defined by the  
highest-priority matching location to the DQ31-0 bus. In  
the event that the previous Comparison cycle resulted in a  
mismatch, the DQ31-0 bus will remain in high-impedance.  
The Next Highest-Priority Matching location is selected  
and its address appears on the PA:AA bus lines.  
Control State:  
Move Data from Comparand  
Register to Highest-Priority  
Matching Location  
DATA MOVE  
Control State:  
Move Data from Comparand  
Register to Memory Indirect  
MOV [AR],CR{MRnnn}  
Mnemonic:  
MOV [HPM],CR{MRnnn}  
Binary Op-Code: XXX nnn 001 110  
Mnemonic:  
Binary Op-Code: XXX nnn 001 100  
/W: LOW /AV: HIGH PA:AA: HPMA Scope: HPD  
Description: Moves data from the Comparand register to  
the Highest-Priority Matching address from the previous  
Comparison cycle. The validity of the location is set by the  
state of the /VB input, /VB = LOW: Valid, /VB = HIGH:  
Empty. The move is masked b y the contents of Mask  
Register nnn. When nnn=000 no mask is used; when  
masking is selected, only bits in the addressed location  
that correspond to LOW values in the selected mask  
register are updated. DSC must be LOW.  
/W: LOW /AV: HIGH PA:AA: aaa Scope: AS  
Description: Moves data from the Comparand register to  
the memory address defined by the contents of the  
Address register. The validity of the location is set by the  
state of the /VB input, /VB = LOW: Valid, /VB = HIGH:  
Empty. The move is masked b y the contents of Mask  
Register nnn. When nnn=000 no mask is used; when  
masking is selected, only bits in the addressed location  
that correspond to LOW values in the selected mask  
register are updated. DSC must be LOW.  
Rev. 4a  
21  
 复制成功!