欢迎访问ic37.com |
会员登录 免费注册
发布采购

MUAC4K64-90TDI 参数 Datasheet PDF下载

MUAC4K64-90TDI图片预览
型号: MUAC4K64-90TDI
PDF下载: 下载PDF文件 查看货源
内容描述: [Microprocessor Circuit, CMOS, PQFP100, TQFP-100]
分类和应用: 外围集成电路
文件页数/大小: 32 页 / 276 K
品牌: MUSIC [ MUSIC SEMICONDUCTORS ]
 浏览型号MUAC4K64-90TDI的Datasheet PDF文件第18页浏览型号MUAC4K64-90TDI的Datasheet PDF文件第19页浏览型号MUAC4K64-90TDI的Datasheet PDF文件第20页浏览型号MUAC4K64-90TDI的Datasheet PDF文件第21页浏览型号MUAC4K64-90TDI的Datasheet PDF文件第23页浏览型号MUAC4K64-90TDI的Datasheet PDF文件第24页浏览型号MUAC4K64-90TDI的Datasheet PDF文件第25页浏览型号MUAC4K64-90TDI的Datasheet PDF文件第26页  
MUAC Routing CoProcessor (RCP) Family  
Control State Descriptions  
Control State:  
Move Data from Highest-Priority  
Matching Location to Comparand  
Register  
Control State:  
Mnemonic:  
Compare Data Bus with Memory  
Array; Write Data Bus to  
Comparand Register  
Mnemonic:  
MOV CR,[HPM]{MRnnn}  
CMPWs DQ,{MRnnn}  
Binary Op-Code: XXX nnn 001 110  
Binary Op-Code: XXX nnn 011 010  
/W: HIGH /AV: HIGH PA:AA: HPMA Scope: HPD  
Description: Moves data from the Highest-Priority Match  
address from the previous Comparison cycle to the  
Comparand register. The move is masked by the contents  
of Mask Register nnn. When nnn=000 no mask is used;  
when masking is selected, only bits in the addressed  
location that correspond to LOW values in the selected  
mask register are updated. Note that the /VB line is not  
driven during this operation. DSC must be LOW.  
/W: LOW /AV: HIGH PA:AA: HPMA Scope: AS  
Description: The data from the DQ31–0 bus is written to  
bits 31–0 (DSC LOW) or 63–32 (DSC HIGH) of the  
Comparand register. The data from the 64 bit Comparand  
register then is compared with all locations in the Memory  
array that have their Validity bits set LOW. The  
comparison is masked by the contents of Mask Register  
nnn. When nnn=000 no mask is used. Note that the  
selected mask register masks the comparison and not the  
write to Comparand register.  
COMPARISON  
Control State:  
Compare Data Bus with Memory  
Array (Ternary Mode)  
CMPT DQ  
Control State:  
Compare Comparand Register  
with Memory Array  
CMP CR,{MRnnn}  
Mnemonic:  
Binary Op-Code: XXX nnn 011 100  
Mnemonic:  
Binary Op-Code: XXX nnn 011 000  
/W: LOW /AV: HIGH PA:AA: HPMA Scope: AS  
Description: The data from the DQ bus is used as both  
bits 31–0 of the comparand and a mask. The bit-wise  
complement of the data from the DQ bus is used as both  
bits 63–32 of the comparand and a mask. The resulting  
64–bit comparand and mask are compared with all  
locations in the Memory array that have their Validity bits  
set LOW. The CMPT DQ instruction overwrites neither  
the comparand nor any mask register. DSC must be LOW.  
/W: LOW /AV: HIGH PA:AA: HPMA Scope: AS  
Description: The Comparand register is compared with  
all locations in the Memory array that have their Validity  
bits set LOW. The comparison is masked by the contents  
of Mask Register nnn. When nnn=000 no mask is used;  
when masking is selected, only bits that correspond to  
LOW values in the selected mask register are compared.  
DSC must be LOW.  
Control State:  
Compare Data Bus with Memory  
Array  
CMPs DQ,{MRnnn}  
Control State:  
Advance to Next Matching  
Location  
NEXT  
Mnemonic:  
Binary Op-Code: XXX nnn 011 001  
Mnemonic:  
Binary Op-Code: XXX nnn 011 011  
/W: LOW /AV: HIGH PA:AA: HPMA Scope: AS  
Description: A comparand is formed such that bits 63-32  
(DSC LOW) or 31-0 (DSC HIGH) of the Comparand  
register provide bits 63-32 (DSC LOW) or 31-0 (DSC  
HIGH) of the comparand, and bits 31-0 of the DQ bus  
provide bits 31-0 (DSC LOW) or 63-32 (DSC HIGH) of  
the comparand. This comparand is compared with all  
locations in the Memory array that have their Validity bits  
set LOW. The comparison is masked by the contents of  
Mask Register nnn. When nnn=000 no mask is used; when  
masking is selected, only bits that correspond to LOW  
values in the selected mask register are compared.  
/W: LOW /AV: HIGH PA:AA: HPMA Scope: HPD  
Description: Advances the Match address to the next  
matching location when the previous Comparison cycle  
resulted in a multiple match. The /MF flag will go HIGH  
when all matches have been exhausted, therefore the  
scheme operates in vertically cascaded systems through  
the priority daisy chain. DSC must be LOW.  
22  
Rev. 4a  
 复制成功!