欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC68HC912D60FU8 参数 Datasheet PDF下载

XC68HC912D60FU8图片预览
型号: XC68HC912D60FU8
PDF下载: 下载PDF文件 查看货源
内容描述: 超前信息 - 冯4.0 [Advance Information - Rev 4.0]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 432 页 / 2948 K
品牌: MOTOROLA [ MOTOROLA ]
 浏览型号XC68HC912D60FU8的Datasheet PDF文件第150页浏览型号XC68HC912D60FU8的Datasheet PDF文件第151页浏览型号XC68HC912D60FU8的Datasheet PDF文件第152页浏览型号XC68HC912D60FU8的Datasheet PDF文件第153页浏览型号XC68HC912D60FU8的Datasheet PDF文件第155页浏览型号XC68HC912D60FU8的Datasheet PDF文件第156页浏览型号XC68HC912D60FU8的Datasheet PDF文件第157页浏览型号XC68HC912D60FU8的Datasheet PDF文件第158页  
Freescale Semiconductor, Inc.  
Clock Functions  
12.6.3 STOP Exit and Fast STOP Recovery  
Stop mode is entered when a STOP instruction is executed. Recovery  
from STOP depends primarily on the state of the three status bits  
NOLHM, CME & DLY.  
The DLY bit controls the duration of the waiting period between the  
actual exit for some key blocks (e.g. clock monitor, clock generators) and  
the effective exit from stop for all the rest of the MCU. DLY=1 enables  
the 13-stage counter to generate a 4096 count delay. DLY=0 selects no  
delay. As the XCLK is derived from the slow mode divider, the value in  
the SLOW register modifies the actual delay time.  
NOTE: DLY=0 is only recommended when there is a good signal available  
at the EXTAL pin (e.g. an external square wave source).  
STOP mode is exited with an external reset, an external interrupt from  
IRQ or XIRQ, a Key Wake-Up interrupt from port J or port H, or an  
MSCAN Wake-Up interrupt.  
Advance Information  
154  
68HC(9)12D60 — Rev 4.0  
MOTOROLA  
Clock Functions  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!