欢迎访问ic37.com |
会员登录 免费注册
发布采购

MT9125 参数 Datasheet PDF下载

MT9125图片预览
型号: MT9125
PDF下载: 下载PDF文件 查看货源
内容描述: CMOS双ADPCM代码转换器 [CMOS Dual ADPCM Transcoder]
分类和应用: 转换器PC
文件页数/大小: 16 页 / 302 K
品牌: MITEL [ MITEL NETWORKS CORPORATION ]
 浏览型号MT9125的Datasheet PDF文件第4页浏览型号MT9125的Datasheet PDF文件第5页浏览型号MT9125的Datasheet PDF文件第6页浏览型号MT9125的Datasheet PDF文件第7页浏览型号MT9125的Datasheet PDF文件第9页浏览型号MT9125的Datasheet PDF文件第10页浏览型号MT9125的Datasheet PDF文件第11页浏览型号MT9125的Datasheet PDF文件第12页  
MT9125
frame n-1
frame n
Preliminary Information
frame n+1
DSTi
PCM Byte "X" latched into device
during frame n-1
ADPCMo
PCM Byte "X" processed according
to MSn input states latched during
frame n
ADPCM Word "X" output from
device during frame n+1
ENA
ENB1 or
EN1
MS1/3
1,1=32 kb/s
1,0=24 kb/s
1,1=32 kb/s
MS2/4
This diagram shows the conversion sequence from PCM to ADPCM. The same pipelining occurs in the
reverse ADPCM to PCM direction.
Total delay from data input to data output = 2 frames. See Figure 15 for detailed ENB1/EN1 timing.
Figure 6 - Pipelining for Dynamic 32/24 kb/s Operation
Bit Clock (BCLK)
FORMAT
For SSI operation the bit rate, for both ADPCM and
PCM ports, is determined by the clock input at BCLK.
BCLK must be eight periods in duration and
synchronous with the 8 kHz frame input at ENB1.
Data is sampled at DSTi and at ADPCMi concurrent
with the falling edge of BCLK. Data is available at
DSTo and ADPCMo concurrent with the rising edge
of BCLK. BCLK may be any rate between 128 kHz
and 2.048 MHz. Refer to Figures 12 and 13.
For ST-BUS operation BCLK is ignored and the bit
rate is internally set to 2.048 MHz.
PCM Law Control (A/µ, FORMAT)
Processing Delay through the Device
The PCM companding/coding law invoked by the
transcoder is controlled via the A/µ and FORMAT
pins. CCITT G.711 companding curves, µ-Law and
A-Law, are determined by the A/µ pin (0=µ-
Law; 1=A-Law). Per sample, digital code assignment
can conform to CCITT G.711 (when FORMAT=1) or
to Sign-Magnitude coding (when FORMAT=0). Table
1 illustrates these choices.
One 8 kHz frame is required for serial loading of the
input buffers, and one frame is required for
processing, for a total of two frame delays through
the device. All internal input/output PCM and
ADPCM shift registers are parallel loaded through
secondary buffers on an internal frame pulse. The
device derives its internal frame reference from the
F0i, ENB1 and ENB2 pins in the following manner. If
a valid ST-BUS frame pulse is present at the F0i pin
the transcoder will assume ST-BUS operation and
will use this input as the frame reference. In this
0
Sign-
Magnitude
A/µ = 0 or 1
1111 1111
1000 0000
0000 0000
0111 1111
1
CCITT (G.711)
(A/µ = 0)
1000 0000
1111 1111
0111 1111
0000 0000
PCM Code
(A/µ = 1)
1010 1010
1101 0101
0101 0101
0010 1010
+ Full Scale
+ Zero
- Zero
- Full Scale
Table 1
8-24