欢迎访问ic37.com |
会员登录 免费注册
发布采购

MT90823AL 参数 Datasheet PDF下载

MT90823AL图片预览
型号: MT90823AL
PDF下载: 下载PDF文件 查看货源
内容描述: 3V大型数字交换机 [3V Large Digital Switch]
分类和应用:
文件页数/大小: 34 页 / 152 K
品牌: MITEL [ MITEL NETWORKS CORPORATION ]
 浏览型号MT90823AL的Datasheet PDF文件第6页浏览型号MT90823AL的Datasheet PDF文件第7页浏览型号MT90823AL的Datasheet PDF文件第8页浏览型号MT90823AL的Datasheet PDF文件第9页浏览型号MT90823AL的Datasheet PDF文件第11页浏览型号MT90823AL的Datasheet PDF文件第12页浏览型号MT90823AL的Datasheet PDF文件第13页浏览型号MT90823AL的Datasheet PDF文件第14页  
MT90823
CMOS
In the MT90823, the minimum throughput delay
achievable in the constant delay mode is one frame.
For example, in 2 Mb/s mode, when input time-slot
31 is switched to output time-slot 0. The maximum
delay of 94 time-slots occurs when time-slot 0 in a
frame is switched to time-slot 31 in the frame. See
Table 3.
delay to ensure minimum delay between input and
output data. In wideband data applications, select
constant throughput delay to maintain the frame
integrity of the information through the switch.
The delay through the device varies according to the
type of throughput delay selected in the V/C bit of the
connection memory.
Variable Delay Mode (V/C bit = 0)
The delay in this mode is dependent only on the
combination of source and destination channels. It is
independent of input and output streams. The
minimum delay achievable in the MT90823 is three
time-slots. When the input channel data is switched
to the same output channel (channel n, frame p), it
will be output in the following frame (channel n,
frame p+1). The same frame delay occurs if the input
channel n is switched to output channel n+1 or n+2.
When input channel n is switched to output channel
n+3, n+4,..., the new output data will appear in the
same frame. Table 2 shows the possible delays for
the MT90823 in the variable delay mode.
Constant Delay Mode (V/C bit = 1)
In this mode, frame integrity is maintained in all
switching configurations by using a multiple data
memory buffer. Input channel data written into the
data memory buffers during frame n will be read out
during frame n+2.
Microprocessor Interface
The MT90823 provides a parallel microprocessor
interface for non-multiplexed or multiplexed bus
structures. This interface is compatible with Motorola
non-multiplexed and multiplexed buses.
If the IM pin is low, the MT90823 microprocessor
interface assumes Motorola non-multiplexed bus
mode. If the IM pin is high, the device micro-
processor interface accepts two different timing
modes (mode1 and mode2) which allows direct
connection to multiplexed microprocessors.
The microprocessor interface automatically identifies
the type of microprocessor bus connected to the
MT90823. This circuit uses the level of the DS/RD
input pin at the rising edge of AS/ALE to identify the
appropriate bus timing connected to the MT90823. If
DS/RD is high at the falling edge of AS/ALE, then the
mode 1 multiplexed timing is selected. If DS/RD is
low at the falling edge of AS/ALE, then the mode 2
multiplexed bus timing is selected.
Input Rate
m<n
2.048 Mb/s
4.096 Mb/s
8.192 Mb/s
Delay for Variable Throughput Delay Mode
(m - output channel number)
(n - input channel number))
m = n, n+1, n+2
m-n + 32 time-slots
m-n + 64 time-slots
m-n + 128 time-slots
m > n+2
m-n time-slots
m-n time-slots
m-n time-slots
32 - (n-m) time-slots
64 - (n-m) time-slots
128 - (n-m) time-slots
Table 2 - Variable Throughput Delay Value
Input Rate
2.048 Mb/s
4.096 Mb/s
8.192 Mb/s
Delay for Constant Throughput Delay Mode
(m - output channel number)
(n - input channel number))
32 + (32 - n) + (m - 1) time-slots
64 + (64 - n) + (m- 1) time-slots
128 + (128 - n) + (m- 1) time-slots
Table 3 - Constant Throughput Delay Value
10