欢迎访问ic37.com |
会员登录 免费注册
发布采购

MT9080AP 参数 Datasheet PDF下载

MT9080AP图片预览
型号: MT9080AP
PDF下载: 下载PDF文件 查看货源
内容描述: CMOS SMX - 交换矩阵模块 [CMOS SMX - Switch Matrix Module]
分类和应用:
文件页数/大小: 24 页 / 308 K
品牌: MITEL [ MITEL NETWORKS CORPORATION ]
 浏览型号MT9080AP的Datasheet PDF文件第1页浏览型号MT9080AP的Datasheet PDF文件第2页浏览型号MT9080AP的Datasheet PDF文件第4页浏览型号MT9080AP的Datasheet PDF文件第5页浏览型号MT9080AP的Datasheet PDF文件第6页浏览型号MT9080AP的Datasheet PDF文件第7页浏览型号MT9080AP的Datasheet PDF文件第8页浏览型号MT9080AP的Datasheet PDF文件第9页  
CMOS
Pin Description
Pin #
28
Name
CS
Description
MT9080
Chip Select.
Active Low input. Selects the device for microport access in connect memory,
data memory, external and shift register modes. Tying CS high will disable output data
drivers (D0-D15o) in all modes except connect memory and shift register modes.
Data Strobe.
Active low input. Indicates to the SMX that valid data is present on the
microport data bus during a write operation or that the SMX must output data on a read
operation.
In Connect Memory modes, a low level applied to this input during a write operation indicates
to the SMX that valid data is present on the microport data bus. During a read operation the
low going signal indicates to the SMX that it must output data on the microport data bus.
In Data Memory and External modes, when DS is high, the output data bus D0o-D15o will be
disabled. The input data bus D0i-D15i is not affected.
The DS input has no effect on the input and output busses in Counter or Shift Register
modes.
Read/Write Enable.
Data is written into the device when R/W is low and read from it when it
is high. This control input is disabled in data memory and shift register modes. It should be
tied to V
SS
or V
DD
in these modes. In counter and external modes, the state of R/W pin is
clocked in with the rising edge of CK. The actual read or write operation will be implemented
on the next rising clock edge.
Data Transfer Acknowledge.
Open drain output which is pulled low to acknowledge
completion of microport data transfer. On a read of the SMX, DTA low indicates that the
SMX has put valid data on the data bus. On a write, DTA low indicates that the SMX has
completed latching the data in.
No Connection.
Ground.
No Connection.
Output Data Enable.
Control input which enables the output data bus. Pulling this input low
will place the data bus in a high impedance state. The level on this pin is latched by a rising
edge of CK. The output drivers will be enabled or disabled with the rising edge in the next
timeslot (see Fig. 24 for applicable timing in different modes).
Message Enable.
When tied high the data latched in on the address bus is clocked out on
D0o-D15o. When ME is tied low, the contents of the addressed memory location will be
output on the bus. The level on this pin is latched in with the rising edge of the clock. The
actual mode change is implemented on the rising edge in the next timeslot. Refer to Figures
25 and 26 for more timing information.
Mode X.
One of three inputs which permit the selection of different operating modes for the
device. Refer to Table 1 for description of various modes.
Mode Y.
See description for pin 37.
Mode Z.
See description for pin 37.
No Connection.
Internal Connection.
Leave open for normal operation.
Ground.
Supply Voltage. +5V .
No Connection.
29
DS
30
R/W
31
DTA
32
33
34
35
NC
V
SS
NC
ODE
36
ME
37
38
39
40
41, 42
43
44
45
Mx
My
Mz
NC
IC
V
SS
V
DD
NC
2-103