欢迎访问ic37.com |
会员登录 免费注册
发布采购

GP2010 参数 Datasheet PDF下载

GP2010图片预览
型号: GP2010
PDF下载: 下载PDF文件 查看货源
内容描述: GPS接收机射频前端 [GPS Receiver RF Front End]
分类和应用: 射频接收机全球定位系统
文件页数/大小: 24 页 / 153 K
品牌: MITEL [ MITEL NETWORKS CORPORATION ]
 浏览型号GP2010的Datasheet PDF文件第3页浏览型号GP2010的Datasheet PDF文件第4页浏览型号GP2010的Datasheet PDF文件第5页浏览型号GP2010的Datasheet PDF文件第6页浏览型号GP2010的Datasheet PDF文件第8页浏览型号GP2010的Datasheet PDF文件第9页浏览型号GP2010的Datasheet PDF文件第10页浏览型号GP2010的Datasheet PDF文件第11页  
GP2010
Pin No.
17
Signal Name
PDn
Input/Output
Input
Description
Power-Down control input.
A TTL compatible input, which when set to logic high, will
disable ALL of the GP2010 functions, except the power-on
reset block. Useful to reduce the total power consumption of
the GP2010. If this feature is not required, the pin should be
connected to 0V (V
EE
/GND).
Test control input - Disable PLL.
A TTL compatible input, which when set to logic high, will
disable the on-chip PLL, by disconnecting the divided-down
VCO signal to the phase-detector. The VCO will free run at its
upper range of frequency operation. If this feature is not
required, the pin should be connected to 0V (V
EE
/GND).
PLL Lock Detect output.
A TTL compatible output, which indicates if the PLL is phase-
locked to the PLL reference oscillator. Will become logic high
only when phase-lock is achieved.
Negative supply to the PLL and A to D converter.
AGC Capacitor output - inverse phase.
One side of a balanced output from the AGC block within IF
Stage 3, to which an external capacitor is connected to set the
AGC time-constant.
AGC Capacitor output - true phase.
One side of a balanced output from the AGC block within IF
Stage 3, to which an external capacitor is connected to set the
AGC time-constant.
Positive supply to the PLL and A to D converter.
10.000MHz PLL Reference signal input .
Input to which an externally generated 10.000MHz PLL
reference signal should be ac coupled, if an external PLL
reference frequency source (e.g TCXO) is used (see fig. 6).
If no external reference is used, this pin forms part of the on-
chip PLL reference oscillator, in conjunction with an external
10.000MHz crystal (see fig. 5).
PLL reference oscillator auxillary connection.
Used in conjunction with Pin 24 (REF 2) to allow a 10.000MHz
external crystal to provide the PLL reference signal if no
external PLL reference frequency source (e.g TCXO) is used.
This pin should NOT be connected if an external TCXO is
being used (see fig. 5).
Positive supply to the RF input and Stage 1 IF mixer.
Both pins 26 & 32 (V
CC
(RF)) are connected internally, but
must both be connected to V
CC
externally, to keep series
inductance to a minimum.
Negative supply to the RF input and Stage 1 IF mixer.
Pins 27, 28, 30 & 31 are all connected internally, but must ALL
be connected to 0V (V
EE
/GND) externally, to keep series
inductance to a minimum.
18
TEST
Input
19
LD
Output
20
21
V
EE
(DIG)
AGC-
Input
Output
22
AGC+
Output
23
24
V
CC
(DIG)
REF 2
Input
Input
25
REF 1
Input
26, 32
V
CC
(RF)
Input
27, 28,
30, 31
V
EE
(RF)
Input
7