欢迎访问ic37.com |
会员登录 免费注册
发布采购

GP2010 参数 Datasheet PDF下载

GP2010图片预览
型号: GP2010
PDF下载: 下载PDF文件 查看货源
内容描述: GPS接收机射频前端 [GPS Receiver RF Front End]
分类和应用: 射频接收机全球定位系统
文件页数/大小: 24 页 / 153 K
品牌: MITEL [ MITEL NETWORKS CORPORATION ]
 浏览型号GP2010的Datasheet PDF文件第2页浏览型号GP2010的Datasheet PDF文件第3页浏览型号GP2010的Datasheet PDF文件第4页浏览型号GP2010的Datasheet PDF文件第5页浏览型号GP2010的Datasheet PDF文件第7页浏览型号GP2010的Datasheet PDF文件第8页浏览型号GP2010的Datasheet PDF文件第9页浏览型号GP2010的Datasheet PDF文件第10页  
GP2010
PIN DESCRIPTIONS
All V
EE
and V
CC
/V
DD
pins should be connected to ensure reliable operation
Pin No.
1
Signal Name
IFOutput
Input/Output
Output
Description
IF Test output.
Connected to output of Stage 3 prior to the A to D converter.
A series 1kΩ resistor is incorporated for buffering purposes.
PLL Filter 1.
Connected to the bias network within the on-chip VCO. An
external PLL loop filter network should be connected between
this pin and PLL Filt 2 (see below).
PLL Filter 2.
Connected to the varactor diodes within the on-chip VCO. An
external PLL loop filter network should be connected between
this pin and PLL Filt 1 (see above).
Negative supply to the on-chip VCO. (See Note 1)
Positive supply to the on-chip VCO.
Negative supply to the VCO regulator.
This must be connected to GND.
Power-on Reset Reference input.
An on-chip comparator produces a logic HI when the PRef
input voltage exceeds +1.21V. (Nom) (See Page 3).
Power-on Reset Output.
A TTL compatible output controlled by the Power-on reset
comparator (See above). This output remains active even
when the chip is powered down. (See pin 17 - PDn).
Negative supply to the Digital Interface. (See Note 2)
Sample Clock input from the correlator chip.
A TTL compatible input (which operates at 5.714MHz if used
with GP2021 correlator device) used to clock the MAG & SIGN
output latches, on the
rising
edge of the CLK signal.
Magnitude bit data output.
A TTL compatible signal, representing the
magnitude
of the
mixed down IF signal. Derived from the on-chip 2-bit A to D
converter, synchronised to the CLK input clock signal.
Sign bit data output.
A TTL compatible signal, representing the
polarity
of the mixed
down IF signal. Derived from the on-chip 2-bit A to D converter,
synchronised to the CLK input clock signal.
40MHz Clock output - inverse phase.
One side of a balanced differential output clock, with opposite
polarity to Pin 15 - OPClk+. Used to drive a master-clock signal
within the correlator chip.
40MHz Clock output - true phase.
Other side of a balanced differential output clock set, with
opposite polarity to Pin 14 - OPClk-. Used to drive a master-
clock signal within the correlator chip.
Positive supply to the Digital Interface. (See Note 2)
2
PLL Filt1
Output
3
PLL Filt2
Output
4,6
5
7
V
EE
(OSC)
V
CC
(OSC)
V
EE
(REG)
Input
Input
Input
8
PRef
Input
9
PReset
Output
10
11
V
EE
(IO)
CLK
Input
Input
12
MAG
Output
13
SIGN
Output
14
OPClk-
Output
15
OPClk+
Output
16
V
DD
(IO)
Input
6