欢迎访问ic37.com |
会员登录 免费注册
发布采购

SDA9380-B21 参数 Datasheet PDF下载

SDA9380-B21图片预览
型号: SDA9380-B21
PDF下载: 下载PDF文件 查看货源
内容描述: EDDC增强偏转器和RGB处理器 [EDDC Enhanced Deflection Controller and RGB Processor]
分类和应用: 商用集成电路
文件页数/大小: 72 页 / 404 K
品牌: MICRONAS [ MICRONAS ]
 浏览型号SDA9380-B21的Datasheet PDF文件第1页浏览型号SDA9380-B21的Datasheet PDF文件第2页浏览型号SDA9380-B21的Datasheet PDF文件第4页浏览型号SDA9380-B21的Datasheet PDF文件第5页浏览型号SDA9380-B21的Datasheet PDF文件第6页浏览型号SDA9380-B21的Datasheet PDF文件第7页浏览型号SDA9380-B21的Datasheet PDF文件第8页浏览型号SDA9380-B21的Datasheet PDF文件第9页  
SDA 9380 - B21  
Preliminary Data Sheet  
DS1  
Date  
Page  
Changes compared to previous issue  
24.03.99  
29.03.99  
29.03.99  
30.03.99  
07.04.99  
46  
22  
25  
26  
38  
DAC output D/A: DNL changed from +-0.5 LSB to +-1 LSB  
IIC bus: ABLTCS1, 0 added  
IIC bus: GAIN2 added, MODE changed  
IIC bus: Peak drive limit, bit 3 added (hidden bit for Black stretch)  
Input BSOIN: hysteresis added  
12.04.99 22, 25, 15 IIC bus: ABLTCS1, 0 deleted, MODE default field frequent, Tdown  
independent of MODE, default value for IIC reg. 27h set to -64  
13.04.99  
19.04.99  
19.04.99  
19.04.99  
20.04.99  
12  
45, 46  
48  
18.75kHz only possible with internal clock generation  
I²C bus specification completed  
Hysteresis of H35K, H38K adjusted  
19  
PWMC data corrected in case of PWM output is used as switch output  
Power-on reset thresholds added  
53  
20.04.99 17, 28, 29, default range of input IBEAM changed  
39  
20.04.99  
28.04.99  
28.04.99  
29.04.99  
17, 42  
24, 50  
49  
I²C bit RDCI added for switching of DCI input range  
Delay from SVM to RGB outputs reduced  
Min. Bandwidth of RGB outputs specified  
39  
Pins for reference voltages VREFP, VREFL deleted  
29.04.99 3,4,5,27,46 New output pin PROTON added  
29.04.99 3,4,6,30,46 New output pin VBLO added  
11.05.99  
21.05.99  
31.05.99  
51, 52  
15, 43  
9
Application information added  
Nominal saturation changed to -11  
Delay of BG-pulse to HSYNC in internal clock mode changed  
08.06.99 24, 40, 41 Differential input for RGB/YUV 1 removed  
10.06.99  
24.06.99  
24.06.99  
30  
1, 2  
5
V-blanking component of SCP corresponds with internal blanking VBL  
RGB 1 input changed to RGB/YUV1, COR feature added  
Test pins changed  
24.06.99 12, 54, 55 Reset modes of IIC-Registers changed, POR delay changed to 32768  
24.06.99 6,12,38,39, VREFP and VREFL removed, VREFH and VREFC changed  
42, 46, 47,  
48, 54, 55  
24.06.99 40, 51, 52 External capacitances of the quartz oscillator changed to 15pF  
24.06.99  
24.06.99  
24.06.99  
24.06.99  
24.06.99  
28.06.99  
29.06.99  
30.06.99  
40, 41  
43  
YUV and RGB inputs bias voltages added  
Nominal value of saturation changed  
46, 47  
50  
DAC outputs (E/W, D/A, VD+, VD-) changed  
SVM output: black level added  
54  
POR levels changed  
12, 58  
8
Text RGB processing, diagrams black stretch and soft clipping added  
Second paragraph changed (protection circuit)  
Equations of Vertical EHT compensation changed  
29  
Micronas  
ii  
2001-01-29  
 复制成功!