欢迎访问ic37.com |
会员登录 免费注册
发布采购

CCU3001 参数 Datasheet PDF下载

CCU3001图片预览
型号: CCU3001
PDF下载: 下载PDF文件 查看货源
内容描述: 中央控制单元 [Central Control Unit]
分类和应用: 外围集成电路
文件页数/大小: 77 页 / 829 K
品牌: MICRONAS [ MICRONAS ]
 浏览型号CCU3001的Datasheet PDF文件第8页浏览型号CCU3001的Datasheet PDF文件第9页浏览型号CCU3001的Datasheet PDF文件第10页浏览型号CCU3001的Datasheet PDF文件第11页浏览型号CCU3001的Datasheet PDF文件第13页浏览型号CCU3001的Datasheet PDF文件第14页浏览型号CCU3001的Datasheet PDF文件第15页浏览型号CCU3001的Datasheet PDF文件第16页  
CCU 3000, CCU 3000-I  
CCU 3001, CCU 3001-I  
RDY  
NMI  
XTAL2  
D
D
Q
2 in  
Φ
XTAL1  
CLK  
in  
IR  
Q
clr  
clr  
Counter  
CCU  
3000,  
CCU  
OR  
Ext.  
CPU  
or  
1
2
3001  
EMU  
Version  
Emul.  
en  
A0  
A0  
A0...A15  
D0...D7  
A15  
D0  
A15  
D0  
D7  
D7  
ROM/RAM  
Fig. 2–12: Using an external CPU  
2.12. IM Bus Interface  
in the system) will be the same. The handshake  
amongst these is realized in software, and one register  
each is reserved for the device address, the request and  
the data to be transported. The data rate can now be ad-  
justed per software. It is possible to attain 1 MBit/s, if the  
bus participants in question are devised to support this  
rate. Also the actual realization of the bus can forbid  
such a high data rate. The IM bus interface needs exter-  
nal pull-up resistors.  
The IM bus has been improved in its characteristics for  
the CCU 3000, CCU 3001. In comparison to the inter-  
face of the CCU 2000 series it differs in:  
– multimaster ability  
– 3 slave registers (8 bit wide)  
– higher speed possible  
In the I/O-page the IM bus interface reserves 8 bytes:  
The multimaster ability permits the use of several CCUs  
on the same IM bus without impeding each other. Spe-  
cially in add-on systems or systems with need of high  
computing power and/or I/O requirements, this offers  
greatadvantages. IfseveralCCUsareadmittedinasys-  
tem, it must be ascertained that these can communicate  
with each other. A slave IM bus interface has been in-  
stalled for this purpose. Parallel to the lines of the mas-  
ter, three completely independent receiver registers  
have been installed. All of these are constantly alert,  
whether the master itself is active or not. As all CCUs  
have the same IM bus addresses for these registers, the  
contents of these registers (that is, for all CCUs that are  
3 bytes  
1 byte  
2 bytes  
1 byte  
read:  
slave receiving registers (read)  
master address (write)  
master data register (read/write)  
control register (read/write)  
bit 0 0... IM bus master ready  
1... IM bus master busy  
bit 1 1 Byte received in slave register 1  
(may generate interrupt)  
bit 2 IM-bus 1 control and status  
(may generate interrupt)  
bit 3 Word 3 Received (may generate  
interrupt)  
12  
MICRONAS INTERMETALL