欢迎访问ic37.com |
会员登录 免费注册
发布采购

PC28F00BP30EFA 参数 Datasheet PDF下载

PC28F00BP30EFA图片预览
型号: PC28F00BP30EFA
PDF下载: 下载PDF文件 查看货源
内容描述: Numonyx® Axcellâ ?? ¢ P30-65nm闪存 [Numonyx® Axcell™ P30-65nm Flash Memory]
分类和应用: 闪存内存集成电路
文件页数/大小: 86 页 / 11765 K
品牌: MICRON [ MICRON TECHNOLOGY ]
 浏览型号PC28F00BP30EFA的Datasheet PDF文件第22页浏览型号PC28F00BP30EFA的Datasheet PDF文件第23页浏览型号PC28F00BP30EFA的Datasheet PDF文件第24页浏览型号PC28F00BP30EFA的Datasheet PDF文件第25页浏览型号PC28F00BP30EFA的Datasheet PDF文件第27页浏览型号PC28F00BP30EFA的Datasheet PDF文件第28页浏览型号PC28F00BP30EFA的Datasheet PDF文件第29页浏览型号PC28F00BP30EFA的Datasheet PDF文件第30页  
P30-65nm  
With adequate continuity testing, programming equipment can rely on the WSM’s  
internal verification to ensure that the device has programmed properly. This eliminates  
the external post-program verification and its associated overhead.  
8.3.1  
BEFP Requirements and Considerations  
Table 10: BEFP Requirements  
Parameter/Issue  
Requirement  
Notes  
Case Temperature  
VCC  
T
= 30°C ± 10°C  
-
-
-
-
C
Nominal Vcc  
Driven to V  
VPP  
PPH  
Setup and Confirm  
Target block must be unlocked before issuing the BEFP Setup and Confirm commands.  
The first-word address (WA0) of the block to be programmed must be held constant  
from the setup phase through all data streaming into the target block, until transition  
to the exit phase is desired.  
Programming  
-
Buffer Alignment  
WA0 must align with the start of an array buffer boundary.  
1
Note: Word buffer boundaries in the array are determined by A[9:1] (0x000 through 0x1FF). The alignment start point is A[9:1]  
= 0x000.  
Table 11: BEFP Considerations  
Parameter/Issue  
Cycling  
Requirement  
Notes  
For optimum performance, cycling must be limited below 50 erase cycles per block.  
BEFP programs one block at a time; all buffer data must fall within a single block.  
BEFP cannot be suspended.  
1
2
-
Programming blocks  
Suspend  
Programming the flash  
memory array  
Programming to the flash memory array can occur only when the buffer is full.  
3
Notes:  
1.  
2.  
3.  
Some degradation in performance may occur is this limit is exceeded, but the internal algorithm continues to work  
properly.  
If the internal address counter increments beyond the block’s maximum address, addressing wraps around to the  
beginning of the block.  
If the number of words is less than 512, remaining locations must be filled with 0xFFFF.  
8.3.2  
BEFP Setup Phase  
After receiving the BEFP Setup and Confirm command sequence, Status Register bit  
SR.7 (Ready) is cleared, indicating that the WSM is busy with BEFP algorithm startup. A  
delay before checking SR.7 is required to allow the WSM enough time to perform all of  
its setups and checks (Block-Lock status, VPP level, etc.). If an error is detected, SR.4  
is set and BEFP operation terminates. If the block was found to be locked, SR.1 is also  
set. SR.3 is set if the error occurred due to an incorrect VPP level.  
Note:  
Reading from the device after the BEFP Setup and Confirm command sequence outputs  
Status Register data. Do not issue the Read Status Register command; it will be  
interpreted as data to be loaded into the buffer.  
Datasheet  
26  
Sept 2012  
Order Number: 208042-06  
 复制成功!