欢迎访问ic37.com |
会员登录 免费注册
发布采购

N25Q128A11B1241F 参数 Datasheet PDF下载

N25Q128A11B1241F图片预览
型号: N25Q128A11B1241F
PDF下载: 下载PDF文件 查看货源
内容描述: 128兆位, 1.8 V ,多个I / O , 4 KB的界别分组擦除引导扇区, XIP启用,串行闪存与108 MHz的SPI总线接口 [128-Mbit, 1.8 V, multiple I/O, 4-Kbyte subsector erase on boot sectors, XiP enabled, serial flash memory with 108 MHz SPI bus interface]
分类和应用: 闪存
文件页数/大小: 185 页 / 5874 K
品牌: MICRON [ MICRON TECHNOLOGY ]
 浏览型号N25Q128A11B1241F的Datasheet PDF文件第109页浏览型号N25Q128A11B1241F的Datasheet PDF文件第110页浏览型号N25Q128A11B1241F的Datasheet PDF文件第111页浏览型号N25Q128A11B1241F的Datasheet PDF文件第112页浏览型号N25Q128A11B1241F的Datasheet PDF文件第114页浏览型号N25Q128A11B1241F的Datasheet PDF文件第115页浏览型号N25Q128A11B1241F的Datasheet PDF文件第116页浏览型号N25Q128A11B1241F的Datasheet PDF文件第117页  
N25Q128 - 1.8 V  
Instructions  
Figure 43. Release from Deep Power-down instruction sequence  
S
t
RDP  
0
1
2
3
4
5
6
7
C
Instruction  
DQ0  
High Impedance  
DQ1  
Deep power-down mode  
Standby mode  
AI13745  
9.2  
DIO-SPI Instructions  
In DIO-SPI protocol, instructions, addresses and input/Output data always run in parallel on  
two wires: DQ0 and DQ1.  
In the case of a Dual Command Fast Read (DCFR), Read OTP (ROTP), Read Lock  
Registers (RDLR), Read Status Register (RDSR), Read Flag Status Register (RFSR), Read  
NV Configuration Register (RDNVCR), Read Volatile Configuration Register (RDVCR),  
Read Volatile Enhanced Configuration Register (RDVECR) and Read Identification (RDID)  
instruction, the shifted-in instruction sequence is followed by a data-out sequence. Chip  
Select (S) can be driven High after any bit of the data-out sequence is being shifted out.  
In the case of a Dual Command Page Program (DCPP), Program OTP (POTP), Subsector  
Erase (SSE), Sector Erase (SE), Bulk Erase (BE), Program/Erase Suspend (PES),  
Program/Erase Resume (PER), Write Status Register (WRSR), Clear Flag Status Register  
(CLFSR), Write to Lock Register (WRLR), Write Configuration Register (WRVCR), Write  
Enhanced Configuration Register (WRVECR), Write NV Configuration Register  
(WRNVCR), Write Enable (WREN) or Write Disable (WRDI) instruction, Chip Select (S)  
must be driven High exactly at a byte boundary, otherwise the instruction is rejected, and is  
not executed.  
All attempts to access the memory array during a Write Status Register cycle, a Write Non  
Volatile Configuration Register, a Program cycle or an Erase cycle are ignored, and the  
internal Write Status Register cycle, Write Non Volatile Configuration Register, Program  
cycle or Erase cycle continues unaffected, the only exception is the Program/Erase  
Suspend instruction (PES), that can be used to pause all the program and the erase cycles  
but the Program OTP (POT),, Bulk Erase (BE) and Write Non Volatile Configuration  
Register. The suspended program or erase cycle can be resumed by mean of the  
Program/Erase Resume instruction (PER). During the program/erase cycles also the polling  
instructions (to check if the internal modify cycle is finished by mean of the WIP bit of the  
Status Register or of the Program/Erase controller bit of the Flag Status register) are also  
accepted to allow the application checking the end of the internal modify cycles, of course  
these polling instructions don't affect the internal cycles performing.  
113/185  
 复制成功!