欢迎访问ic37.com |
会员登录 免费注册
发布采购

M25P32-VMW3TGB 参数 Datasheet PDF下载

M25P32-VMW3TGB图片预览
型号: M25P32-VMW3TGB
PDF下载: 下载PDF文件 查看货源
内容描述: [Micron M25P32 Serial Flash Embedded Memory]
分类和应用:
文件页数/大小: 50 页 / 658 K
品牌: MICRON [ MICRON TECHNOLOGY ]
 浏览型号M25P32-VMW3TGB的Datasheet PDF文件第7页浏览型号M25P32-VMW3TGB的Datasheet PDF文件第8页浏览型号M25P32-VMW3TGB的Datasheet PDF文件第9页浏览型号M25P32-VMW3TGB的Datasheet PDF文件第10页浏览型号M25P32-VMW3TGB的Datasheet PDF文件第12页浏览型号M25P32-VMW3TGB的Datasheet PDF文件第13页浏览型号M25P32-VMW3TGB的Datasheet PDF文件第14页浏览型号M25P32-VMW3TGB的Datasheet PDF文件第15页  
Micron M25P32 Serial Flash Embedded Memory  
Operating Features  
Operating Features  
Page Programming  
To program one data byte, two commands are required: WRITE ENABLE, which is one  
byte, and a PAGE PROGRAM sequence, which is four bytes plus data. This is followed by  
the internal PROGRAM cycle of duration tPP. To spread this overhead, the PAGE PRO-  
GRAM command allows up to 256 bytes to be programmed at a time (changing bits  
from 1 to 0), provided they lie in consecutive addresses on the same page of memory. To  
optimize timings, it is recommended to use the PAGE PROGRAM command to program  
all consecutive targeted bytes in a single sequence than to use several PAGE PROGRAM  
sequences with each containing only a few bytes.  
Sector Erase, Bulk Erase  
The PAGE PROGRAM command allows bits to be reset from 1 to 0. Before this can be  
applied, the bytes of memory need to have been erased to all 1s (FFh). This can be ach-  
ieved a sector at a time using the SECTOR ERASE command, or throughout the entire  
memory using the BULK ERASE command. This starts an internal ERASE cycle of dura-  
tion tSSE, tSE or tBE. The ERASE command must be preceded by a WRITE ENABLE com-  
mand.  
Polling during a Write, Program, or Erase Cycle  
An improvement in the time to complete the following commands can be achieved by  
not waiting for the worst case delay (tW, tPP, tSE, or tBE).  
• WRITE STATUS REGISTER  
• PROGRAM  
• ERASE (SECTOR ERASE, BULK ERASE)  
The write in progress (WIP) bit is provided in the status register so that the application  
program can monitor this bit in the status register, polling it to establish when the pre-  
vious WRITE cycle, PROGRAM cycle, or ERASE cycle is complete.  
Active Power, Standby Power, and Deep Power-Down  
When chip select (S#) is LOW, the device is selected, and in the ACTIVE POWER mode.  
When S# is HIGH, the device is deselected, but could remain in the ACTIVE POWER  
mode until all internal cycles have completed (PROGRAM, ERASE, WRITE STATUS  
REGISTER). The device then goes in to the STANDBY POWER mode. The device con-  
sumption drops to ICC1  
.
The DEEP POWER-DOWN mode is entered when the DEEP POWER-DOWN command  
is executed. The device consumption drops further to ICC2. The device remains in this  
mode until the RELEASE FROM DEEP POWER-DOWN command is executed. While in  
the DEEP POWER-DOWN mode, the device ignores all WRITE, PROGRAM, and ERASE  
commands. This provides an extra software protection mechanism when the device is  
not in active use, by protecting the device from inadvertent WRITE, PROGRAM, or  
ERASE operations. For further information, see DEEP POWER-DOWN (page 30).  
PDF: 09005aef84566541  
m25p32.pdf - Rev. M 9/11 EN  
Micron Technology, Inc. reserves the right to change products or specifications without notice.  
11  
© 2011 Micron Technology, Inc. All rights reserved.