欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F4520-I/ML 参数 Datasheet PDF下载

PIC18F4520-I/ML图片预览
型号: PIC18F4520-I/ML
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚增强型闪存微控制器与10位A / D和纳瓦技术 [28/40/44-Pin Enhanced Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 412 页 / 6898 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F4520-I/ML的Datasheet PDF文件第348页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第349页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第350页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第351页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第353页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第354页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第355页浏览型号PIC18F4520-I/ML的Datasheet PDF文件第356页  
PIC18F2420/2520/4420/4520  
FIGURE 26-14:  
EXAMPLE SPI MASTER MODE TIMING (CKE = 1)  
SS  
81  
SCK  
(CKP = 0)  
71  
72  
79  
78  
73  
SCK  
(CKP = 1)  
80  
LSb  
MSb  
bit 6 - - - - - -1  
SDO  
SDI  
75, 76  
MSb In  
74  
bit 6 - - - -1  
LSb In  
Note: Refer to Figure 26-5 for load conditions.  
TABLE 26-15: EXAMPLE SPI MODE REQUIREMENTS (MASTER MODE, CKE = 1)  
Param.  
No.  
Symbol  
Characteristic  
Min  
Max Units Conditions  
73  
TdiV2scH, Setup Time of SDI Data Input to SCK Edge  
TdiV2scL  
20  
ns  
73A  
74  
Tb2b  
Last Clock Edge of Byte 1 to the 1st Clock Edge  
of Byte 2  
1.5 TCY + 40  
40  
ns (Note 2)  
TscH2diL,  
TscL2diL  
Hold Time of SDI Data Input to SCK Edge  
ns  
75  
TdoR  
SDO Data Output Rise Time PIC18FXXXX  
PIC18LFXXXX  
25  
45  
25  
25  
45  
25  
50  
100  
ns  
ns VDD = 2.0V  
76  
78  
TdoF  
TscR  
SDO Data Output Fall Time  
ns  
SCK Output Rise Time  
(Master mode)  
PIC18FXXXX  
ns  
PIC18LFXXXX  
ns VDD = 2.0V  
79  
80  
TscF  
SCK Output Fall Time (Master mode)  
ns  
TscH2doV, SDO Data Output Valid after PIC18FXXXX  
TscL2doV SCK Edge  
ns  
PIC18LFXXXX  
ns VDD = 2.0V  
ns  
81  
TdoV2scH, SDO Data Output Setup to SCK Edge  
TdoV2scL  
TCY  
Note 1: Requires the use of Parameter #73A.  
2: Only if Parameter #71A and #72A are used.  
DS39631E-page 350  
© 2008 Microchip Technology Inc.  
 复制成功!