欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F4520-I/P 参数 Datasheet PDF下载

PIC18F4520-I/P图片预览
型号: PIC18F4520-I/P
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚增强型闪存微控制器与10位A / D和纳瓦技术 [28/40/44-Pin Enhanced Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管时钟
文件页数/大小: 412 页 / 6898 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F4520-I/P的Datasheet PDF文件第105页浏览型号PIC18F4520-I/P的Datasheet PDF文件第106页浏览型号PIC18F4520-I/P的Datasheet PDF文件第107页浏览型号PIC18F4520-I/P的Datasheet PDF文件第108页浏览型号PIC18F4520-I/P的Datasheet PDF文件第110页浏览型号PIC18F4520-I/P的Datasheet PDF文件第111页浏览型号PIC18F4520-I/P的Datasheet PDF文件第112页浏览型号PIC18F4520-I/P的Datasheet PDF文件第113页  
PIC18F2420/2520/4420/4520  
TABLE 10-2: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA  
Reset  
Values  
on page  
Name  
Bit 7  
Bit 6  
Bit 5  
Bit 4  
Bit 3  
Bit 2  
Bit 1  
Bit 0  
PORTA  
RA7(1)  
RA6(1)  
RA5  
RA4  
RA3  
RA2  
RA1  
RA0  
52  
52  
52  
51  
51  
51  
LATA  
LATA7(1) LATA6(1) PORTA Data Latch Register (Read and Write to Data Latch)  
TRISA7(1) TRISA6(1) PORTA Data Direction Register  
TRISA  
ADCON1  
CMCON  
CVRCON  
VCFG1  
C2INV  
CVRR  
VCFG0  
C1INV  
PCFG3  
CIS  
PCFG2  
CM2  
PCFG1  
CM1  
PCFG0  
CM0  
C2OUT  
CVREN  
C1OUT  
CVROE  
CVRSS  
CVR3  
CVR2  
CVR1  
CVR0  
Legend: — = unimplemented, read as ‘0’. Shaded cells are not used by PORTA.  
Note 1: RA<7:6> and their associated latch and data direction bits are enabled as I/O pins based on oscillator  
configuration; otherwise, they are read as ‘0’.  
© 2008 Microchip Technology Inc.  
DS39631E-page 107  
 复制成功!