欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F2420-I/SO 参数 Datasheet PDF下载

PIC18F2420-I/SO图片预览
型号: PIC18F2420-I/SO
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚增强型闪存微控制器与10位A / D和纳瓦技术 [28/40/44-Pin Enhanced Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器
文件页数/大小: 412 页 / 6898 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F2420-I/SO的Datasheet PDF文件第354页浏览型号PIC18F2420-I/SO的Datasheet PDF文件第355页浏览型号PIC18F2420-I/SO的Datasheet PDF文件第356页浏览型号PIC18F2420-I/SO的Datasheet PDF文件第357页浏览型号PIC18F2420-I/SO的Datasheet PDF文件第359页浏览型号PIC18F2420-I/SO的Datasheet PDF文件第360页浏览型号PIC18F2420-I/SO的Datasheet PDF文件第361页浏览型号PIC18F2420-I/SO的Datasheet PDF文件第362页  
PIC18F2420/2520/4420/4520  
TABLE 26-21: MASTER SSP I2C™ BUS DATA REQUIREMENTS  
Param.  
Symbol  
Characteristic  
Min  
Max Units  
Conditions  
No.  
100  
THIGH  
Clock High Time 100 kHz mode  
400 kHz mode  
2(TOSC)(BRG + 1)  
2(TOSC)(BRG + 1)  
ms  
ms  
ms  
ms  
ms  
ms  
ns  
1 MHz mode(1) 2(TOSC)(BRG + 1)  
101  
102  
103  
90  
TLOW  
TR  
Clock Low Time 100 kHz mode  
400 kHz mode  
2(TOSC)(BRG + 1)  
2(TOSC)(BRG + 1)  
1 MHz mode(1) 2(TOSC)(BRG + 1)  
SDA and SCL  
Rise Time  
100 kHz mode  
400 kHz mode  
1 MHz mode(1)  
100 kHz mode  
400 kHz mode  
1 MHz mode(1)  
1000  
300  
300  
300  
300  
100  
CB is specified to be from  
10 to 400 pF  
20 + 0.1 CB  
ns  
ns  
TF  
SDA and SCL  
Fall Time  
ns  
CB is specified to be from  
10 to 400 pF  
20 + 0.1 CB  
ns  
ns  
TSU:STA Start Condition 100 kHz mode  
2(TOSC)(BRG + 1)  
ms Only relevant for  
Setup Time  
Repeated Start  
condition  
ms  
400 kHz mode  
1 MHz mode(1) 2(TOSC)(BRG + 1)  
2(TOSC)(BRG + 1)  
ms  
91  
THD:STA Start Condition 100 kHz mode  
2(TOSC)(BRG + 1)  
ms After this period, the first  
Hold Time  
clock pulse is generated  
400 kHz mode  
2(TOSC)(BRG + 1)  
ms  
1 MHz mode(1) 2(TOSC)(BRG + 1)  
ms  
ns  
106  
107  
92  
THD:DAT Data Input  
Hold Time  
100 kHz mode  
400 kHz mode  
100 kHz mode  
400 kHz mode  
100 kHz mode  
400 kHz mode  
0
0
0.9  
ms  
TSU:DAT Data Input  
Setup Time  
250  
ns  
ns  
(Note 2)  
100  
TSU:STO Stop Condition  
Setup Time  
2(TOSC)(BRG + 1)  
2(TOSC)(BRG + 1)  
ms  
ms  
ms  
ns  
1 MHz mode(1) 2(TOSC)(BRG + 1)  
109  
TAA  
Output Valid  
from Clock  
100 kHz mode  
400 kHz mode  
1 MHz mode(1)  
100 kHz mode  
400 kHz mode  
3500  
1000  
ns  
ns  
110  
TBUF  
CB  
Bus Free Time  
4.7  
1.3  
ms Time the bus must be free  
before a new transmission  
ms  
can start  
pF  
D102  
Bus Capacitive Loading  
400  
Note 1: Maximum pin capacitance = 10 pF for all I2C pins.  
2: A Fast mode I2C bus device can be used in a Standard mode I2C bus system, but parameter 107 250 ns  
must then be met. This will automatically be the case if the device does not stretch the LOW period of the  
SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit  
to the SDA line, parameter 102 + parameter 107 = 1000 + 250 = 1250 ns (for 100 kHz mode), before the  
SCL line is released.  
DS39631E-page 356  
© 2008 Microchip Technology Inc.  
 复制成功!