欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F25J10-I/SS 参数 Datasheet PDF下载

PIC18F25J10-I/SS图片预览
型号: PIC18F25J10-I/SS
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚高性能, RISC微控制器 [28/40/44-Pin High-Performance, RISC Microcontrollers]
分类和应用: 微控制器和处理器外围集成电路光电二极管PC时钟
文件页数/大小: 368 页 / 5652 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第219页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第220页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第221页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第222页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第224页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第225页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第226页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第227页  
PIC18F45J10 FAMILY  
TABLE 18-1: TAD vs. DEVICE OPERATING  
FREQUENCIES  
18.2 Selecting and Configuring  
Automatic Acquisition Time  
AD Clock Source (TAD)  
Maximum  
Device  
Frequency  
The ADCON2 register allows the user to select an  
acquisition time that occurs each time the GO/DONE  
bit is set.  
Operation  
ADCS<2:0>  
2 TOSC  
4 TOSC  
8 TOSC  
16 TOSC  
32 TOSC  
64 TOSC  
RC(2)  
000  
100  
001  
101  
010  
110  
x11  
2.86 MHz  
5.71 MHz  
11.43 MHz  
22.86 MHz  
40.0 MHz  
40.0 MHz  
1.00 MHz(1)  
When the GO/DONE bit is set, sampling is stopped and  
a conversion begins. The user is responsible for ensur-  
ing the required acquisition time has passed between  
selecting the desired input channel and setting the  
GO/DONE bit. This occurs when the ACQT<2:0> bits  
(ADCON2<5:3>) remain in their Reset state (‘000’) and  
is compatible with devices that do not offer  
programmable acquisition times.  
If desired, the ACQT bits can be set to select a pro-  
grammable acquisition time for the A/D module. When  
the GO/DONE bit is set, the A/D module continues to  
sample the input for the selected acquisition time, then  
automatically begins a conversion. Since the acquisi-  
tion time is programmed, there may be no need to wait  
for an acquisition time between selecting a channel and  
setting the GO/DONE bit.  
Note 1: The RC source has a typical TAD time of  
4 μs.  
2: For device frequencies above 1 MHz, the  
device must be in Sleep mode for the entire  
conversion or the A/D accuracy may be out  
of specification.  
18.4 Configuring Analog Port Pins  
In either case, when the conversion is completed, the  
GO/DONE bit is cleared, the ADIF flag is set and the  
A/D begins sampling the currently selected channel  
again. If an acquisition time is programmed, there is  
nothing to indicate if the acquisition time has ended or  
if the conversion has begun.  
The ADCON1, TRISA, TRISF and TRISH registers  
control the operation of the A/D port pins. The port pins  
needed as analog inputs must have their correspond-  
ing TRIS bits set (input). If the TRIS bit is cleared  
(output), the digital output level (VOH or VOL) will be  
converted.  
18.3 Selecting the A/D Conversion  
Clock  
The A/D operation is independent of the state of the  
CHS<3:0> bits and the TRIS bits.  
Note 1: When reading the PORT register, all pins  
configured as analog input channels will  
read as cleared (a low level). Pins config-  
ured as digital inputs will convert an  
analog input. Analog levels on a digitally  
configured input will be accurately  
converted.  
The A/D conversion time per bit is defined as TAD. The  
A/D conversion requires 11 TAD per 10-bit conversion.  
The source of the A/D conversion clock is software  
selectable.  
There are seven possible options for TAD:  
• 2 TOSC  
• 4 TOSC  
2: Analog levels on any pin defined as a  
digital input may cause the digital input  
buffer to consume current out of the  
device’s specification limits.  
• 8 TOSC  
• 16 TOSC  
• 32 TOSC  
• 64 TOSC  
• Internal RC Oscillator  
For correct A/D conversions, the A/D conversion clock  
(TAD) must be as short as possible but greater than the  
minimum TAD (see parameter 130 in Table 24-25 for  
more information).  
Table 18-1 shows the resultant TAD times derived from  
the device operating frequencies and the A/D clock  
source selected.  
© 2009 Microchip Technology Inc.  
DS39682E-page 221