欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F25J10-I/SS 参数 Datasheet PDF下载

PIC18F25J10-I/SS图片预览
型号: PIC18F25J10-I/SS
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚高性能, RISC微控制器 [28/40/44-Pin High-Performance, RISC Microcontrollers]
分类和应用: 微控制器和处理器外围集成电路光电二极管PC时钟
文件页数/大小: 368 页 / 5652 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第170页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第171页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第172页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第173页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第175页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第176页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第177页浏览型号PIC18F25J10-I/SS的Datasheet PDF文件第178页  
PIC18F45J10 FAMILY  
already asserted the SCLx line. The SCLx output will  
remain low until the CKP bit is set and all other  
devices on the I2C bus have deasserted SCLx. This  
ensures that a write to the CKP bit will not violate the  
minimum high time requirement for SCLx (see  
Figure 16-12).  
16.4.4.5  
Clock Synchronization and  
the CKP bit  
When the CKP bit is cleared, the SCLx output is forced  
to ‘0’. However, clearing the CKP bit will not assert the  
SCLx output low until the SCLx output is already sam-  
pled low. Therefore, the CKP bit will not assert the  
SCLx line until an external I2C master device has  
FIGURE 16-12:  
CLOCK SYNCHRONIZATION TIMING  
Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4  
SDAx  
SCLx  
DX  
DX – 1  
Master Device  
Asserts Clock  
CKP  
Master Device  
Deasserts Clock  
WR  
SSPxCON  
DS39682E-page 172  
© 2009 Microchip Technology Inc.  
 复制成功!