欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F8620-I/PT 参数 Datasheet PDF下载

PIC18F8620-I/PT图片预览
型号: PIC18F8620-I/PT
PDF下载: 下载PDF文件 查看货源
内容描述: 八十〇分之六十四引脚高性能1 Mbit的增强型闪存微控制器与A / D [64/80-Pin High Performance 1 Mbit Enhanced FLASH Microcontrollers with A/D]
分类和应用: 闪存微控制器和处理器外围集成电路PC时钟
文件页数/大小: 366 页 / 6797 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F8620-I/PT的Datasheet PDF文件第189页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第190页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第191页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第192页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第194页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第195页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第196页浏览型号PIC18F8620-I/PT的Datasheet PDF文件第197页  
PIC18FXX20  
17.4.14 SLEEP OPERATION  
17.4.17 MULTI -MASTER COMMUNICATION,  
BUS COLLISION, AND BUS  
ARBITRATION  
While in SLEEP mode, the I2C module can receive  
addresses or data, and when an address match or  
complete byte transfer occurs, wake the processor  
from SLEEP (if the MSSP interrupt is enabled).  
Multi-Master mode support is achieved by bus arbitra-  
tion. When the master outputs address/data bits onto  
the SDA pin, arbitration takes place when the master  
outputs a '1' on SDA, by letting SDA float high and  
another master asserts a '0'. When the SCL pin floats  
high, data should be stable. If the expected data on  
SDA is a '1' and the data sampled on the SDA pin = 0,  
then a bus collision has taken place. The master will set  
the Bus Collision Interrupt Flag, BCLIF and reset the  
I2C port to its IDLE state (Figure 17-25).  
If a transmit was in progress when the bus collision  
occurred, the transmission is halted, the BF flag is  
cleared, the SDA and SCL lines are de-asserted, and  
the SSPBUF can be written to. When the user services  
the bus collision Interrupt Service Routine, and if the  
I2C bus is free, the user can resume communication by  
asserting a START condition.  
If a START, Repeated START, STOP, or Acknowledge  
condition was in progress when the bus collision  
occurred, the condition is aborted, the SDA and SCL  
lines are de-asserted, and the respective control bits in  
the SSPCON2 register are cleared. When the user ser-  
vices the bus collision Interrupt Service Routine, and if  
the I2C bus is free, the user can resume communication  
by asserting a START condition.  
17.4.15 EFFECT OF A RESET  
A RESET disables the MSSP module and terminates  
the current transfer.  
17.4.16 MULTI-MASTER MODE  
In Multi-Master mode, the interrupt generation on the  
detection of the START and STOP conditions allows  
the determination of when the bus is free. The STOP  
(P) and START (S) bits are cleared from a RESET or  
when the MSSP module is disabled. Control of the I2C  
bus may be taken when the P bit (SSPSTAT<4>) is set,  
or the bus is idle with both the S and P bits clear. When  
the bus is busy, enabling the SSP interrupt will  
generate the interrupt when the STOP condition  
occurs.  
In multi-master operation, the SDA line must be moni-  
tored for arbitration, to see if the signal level is the  
expected output level. This check is performed in  
hardware, with the result placed in the BCLIF bit.  
The states where arbitration can be lost are:  
• Address Transfer  
• Data Transfer  
The master will continue to monitor the SDA and SCL  
pins. If a STOP condition occurs, the SSPIF bit will be set.  
A write to the SSPBUF will start the transmission of  
data at the first data bit, regardless of where the  
transmitter left off when the bus collision occurred.  
• A START Condition  
• A Repeated START Condition  
• An Acknowledge Condition  
In Multi-Master mode, the interrupt generation on the  
detection of START and STOP conditions allows the  
determination of when the bus is free. Control of the I2C  
bus can be taken when the P bit is set in the SSPSTAT  
register, or the bus is IDLE and the S and P bits are  
cleared.  
FIGURE 17-25:  
BUS COLLISION TIMING FOR TRANSMIT AND ACKNOWLEDGE  
Sample SDA. While SCL is high,  
data doesn’t match what is driven  
by the master.  
SDA line pulled low  
Data changes  
while SCL = 0  
by another source  
Bus collision has occurred.  
SDA released  
by master  
SDA  
SCL  
Set bus collision  
interrupt (BCLIF)  
BCLIF  
2003 Microchip Technology Inc.  
Advance Information  
DS39609A-page 191  
 复制成功!