欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16F913-I/SP 参数 Datasheet PDF下载

PIC16F913-I/SP图片预览
型号: PIC16F913-I/SP
PDF下载: 下载PDF文件 查看货源
内容描述: 40分之28 / 44/ 64引脚基于闪存的8位CMOS微控制器与LCD驱动器和纳瓦技术 [28/40/44/64-Pin Flash-Based, 8-Bit CMOS Microcontrollers with LCD Driver and nanoWatt Technology]
分类和应用: 驱动器闪存微控制器和处理器外围集成电路光电二极管PC时钟
文件页数/大小: 330 页 / 6045 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16F913-I/SP的Datasheet PDF文件第33页浏览型号PIC16F913-I/SP的Datasheet PDF文件第34页浏览型号PIC16F913-I/SP的Datasheet PDF文件第35页浏览型号PIC16F913-I/SP的Datasheet PDF文件第36页浏览型号PIC16F913-I/SP的Datasheet PDF文件第38页浏览型号PIC16F913-I/SP的Datasheet PDF文件第39页浏览型号PIC16F913-I/SP的Datasheet PDF文件第40页浏览型号PIC16F913-I/SP的Datasheet PDF文件第41页  
PIC16F913/914/916/917/946  
2.2.2.4  
PIE1 Register  
The PIE1 register contains the interrupt enable bits, as  
shown in Register 2-4.  
Note:  
Bit PEIE of the INTCON register must be  
set to enable any peripheral interrupt.  
REGISTER 2-4:  
PIE1: PERIPHERAL INTERRUPT ENABLE REGISTER 1  
R/W-0  
EEIE  
R/W-0  
ADIE  
R/W-0  
RCIE  
R/W-0  
TXIE  
R/W-0  
SSPIE  
R/W-0  
R/W-0  
R/W-0  
CCP1IE  
TMR2IE  
TMR1IE  
bit 7  
bit 0  
Legend:  
R = Readable bit  
-n = Value at POR  
W = Writable bit  
‘1’ = Bit is set  
U = Unimplemented bit, read as ‘0’  
‘0’ = Bit is cleared x = Bit is unknown  
bit 7  
bit 6  
bit 5  
bit 4  
bit 3  
bit 2  
bit 1  
bit 0  
EEIE: EE Write Complete Interrupt Enable bit  
1= Enables the EE write complete interrupt  
0= Disables the EE write complete interrupt  
ADIE: A/D Converter (ADC) Interrupt Enable bit  
1= Enables the ADC interrupt  
0= Disables the ADC interrupt  
RCIE: USART Receive Interrupt Enable bit  
1= Enables the USART receive interrupt  
0= Disables the USART receive interrupt  
TXIE: USART Transmit Interrupt Enable bit  
1= Enables the USART transmit interrupt  
0= Disables the USART transmit interrupt  
SSPIE: Synchronous Serial Port (SSP) Interrupt Enable bit  
1= Enables the SSP interrupt  
0= Disables the SSP interrupt  
CCP1IE: CCP1 Interrupt Enable bit  
1= Enables the CCP1 interrupt  
0= Disables the CCP1 interrupt  
TMR2IE: TMR2 to PR2 Match Interrupt Enable bit  
1= Enables the Timer2 to PR2 match interrupt  
0= Disables the Timer2 to PR2 match interrupt  
TMR1IE: Timer1 Overflow Interrupt Enable bit  
1= Enables the Timer1 overflow interrupt  
0= Disables the Timer1 overflow interrupt  
© 2007 Microchip Technology Inc.  
DS41250F-page 35  
 复制成功!