欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16F690-I/SS 参数 Datasheet PDF下载

PIC16F690-I/SS图片预览
型号: PIC16F690-I/SS
PDF下载: 下载PDF文件 查看货源
内容描述: 20引脚基于闪存的8位CMOS微控制器采用纳瓦技术 [20-Pin Flash-Based, 8-Bit CMOS Microcontrollers with nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管PC时钟
文件页数/大小: 294 页 / 5272 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16F690-I/SS的Datasheet PDF文件第36页浏览型号PIC16F690-I/SS的Datasheet PDF文件第37页浏览型号PIC16F690-I/SS的Datasheet PDF文件第38页浏览型号PIC16F690-I/SS的Datasheet PDF文件第39页浏览型号PIC16F690-I/SS的Datasheet PDF文件第41页浏览型号PIC16F690-I/SS的Datasheet PDF文件第42页浏览型号PIC16F690-I/SS的Datasheet PDF文件第43页浏览型号PIC16F690-I/SS的Datasheet PDF文件第44页  
PIC16F631/677/685/687/689/690  
2.2.2.3  
INTCON Register  
Note:  
Interrupt flag bits are set when an interrupt  
condition occurs, regardless of the state of  
its corresponding enable bit or the global  
enable bit, GIE of the INTCON register.  
User software should ensure the  
appropriate interrupt flag bits are clear  
prior to enabling an interrupt.  
The INTCON register, shown in Register 2-3, is a  
readable and writable register, which contains the various  
enable and flag bits for TMR0 register overflow, PORTA  
change and external RA2/AN2/T0CKI/INT/C1OUT pin  
interrupts.  
REGISTER 2-3:  
INTCON: INTERRUPT CONTROL REGISTER  
R/W-0  
GIE  
R/W-0  
PEIE  
R/W-0  
T0IE  
R/W-0  
INTE  
R/W-0  
RABIE(1,3)  
R/W-0  
T0IF(2)  
R/W-0  
INTF  
R/W-x  
RABIF  
bit 7  
bit 0  
Legend:  
R = Readable bit  
-n = Value at POR  
W = Writable bit  
‘1’ = Bit is set  
U = Unimplemented bit, read as ‘0’  
‘0’ = Bit is cleared x = Bit is unknown  
bit 7  
GIE: Global Interrupt Enable bit  
1= Enables all unmasked interrupts  
0= Disables all interrupts  
bit 6  
bit 5  
bit 4  
bit 3  
bit 2  
bit 1  
bit 0  
PEIE: Peripheral Interrupt Enable bit  
1= Enables all unmasked peripheral interrupts  
0= Disables all peripheral interrupts  
T0IE: Timer0 Overflow Interrupt Enable bit  
1= Enables the Timer0 interrupt  
0= Disables the Timer0 interrupt  
INTE: RA2/INT External Interrupt Enable bit  
1= Enables the RA2/INT external interrupt  
0= Disables the RA2/INT external interrupt  
RABIE: PORTA/PORTB Change Interrupt Enable bit(1,3)  
1= Enables the PORTA/PORTB change interrupt  
0= Disables the PORTA/PORTB change interrupt  
T0IF: Timer0 Overflow Interrupt Flag bit(2)  
1= TMR0 register has overflowed (must be cleared in software)  
0= TMR0 register did not overflow  
INTF: RA2/INT External Interrupt Flag bit  
1= The RA2/INT external interrupt occurred (must be cleared in software)  
0= The RA2/INT external interrupt did not occur  
RABIF: PORTA/PORTB Change Interrupt Flag bit  
1= When at least one of the PORTA or PORTB general purpose I/O pins changed state (must be  
cleared in software)  
0= None of the PORTA or PORTB general purpose I/O pins have changed state  
Note 1: IOCA or IOCB register must also be enabled.  
2: T0IF bit is set when Timer0 rolls over. Timer0 is unchanged on Reset and should be initialized before  
clearing T0IF bit.  
3: Includes ULPWU interrupt.  
DS41262D-page 38  
© 2007 Microchip Technology Inc.  
 复制成功!