欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16F505-I/SL 参数 Datasheet PDF下载

PIC16F505-I/SL图片预览
型号: PIC16F505-I/SL
PDF下载: 下载PDF文件 查看货源
内容描述: 8月14日引脚, 8位闪存微控制器 [8/14-Pin, 8-Bit Flash Microcontrollers]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管PC时钟
文件页数/大小: 100 页 / 1278 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16F505-I/SL的Datasheet PDF文件第44页浏览型号PIC16F505-I/SL的Datasheet PDF文件第45页浏览型号PIC16F505-I/SL的Datasheet PDF文件第46页浏览型号PIC16F505-I/SL的Datasheet PDF文件第47页浏览型号PIC16F505-I/SL的Datasheet PDF文件第49页浏览型号PIC16F505-I/SL的Datasheet PDF文件第50页浏览型号PIC16F505-I/SL的Datasheet PDF文件第51页浏览型号PIC16F505-I/SL的Datasheet PDF文件第52页  
PIC12F508/509/16F505  
The Power-on Reset circuit and the Device Reset  
Timer (see Section 7.5 “Device Reset Timer (DRT)”)  
circuit are closely related. On power-up, the Reset latch  
is set and the DRT is reset. The DRT timer begins  
counting once it detects MCLR to be high. After the  
time-out period, which is typically 18 ms, it will reset the  
Reset latch and thus end the on-chip Reset signal.  
7.3.2  
MCLR ENABLE  
This configuration bit, when unprogrammed (left in the  
1’ state), enables the external MCLR function. When  
programmed, the MCLR function is tied to the internal  
VDD and the pin is assigned to be a I/O. See Figure 7-7.  
FIGURE 7-7:  
MCLR SELECT  
A power-up example where MCLR is held low is shown  
in Figure 7-9. VDD is allowed to rise and stabilize before  
bringing MCLR high. The chip will actually come out of  
Reset TDRT msec after MCLR goes high.  
GPWU/RBWU  
(GP3/RB3)/MCLR/VPP  
In Figure 7-10, the on-chip Power-on Reset feature is  
being used (MCLR and VDD are tied together or the pin  
is programmed to be (GP3/RB3). The VDD is stable  
before the start-up timer times out and there is no prob-  
lem in getting a proper Reset. However, Figure 7-11  
depicts a problem situation where VDD rises too slowly.  
The time between when the DRT senses that MCLR is  
high and when MCLR and VDD actually reach their full  
value, is too long. In this situation, when the start-up  
timer times out, VDD has not reached the VDD (min)  
value and the chip may not function correctly. For such  
situations, we recommend that external RC circuits be  
used to achieve longer POR delay times (Figure 7-10).  
Internal MCLR  
MCLRE  
7.4  
Power-on Reset (POR)  
The PIC12F508/509/16F505 devices incorporate an  
on-chip Power-on Reset (POR) circuitry, which  
provides an internal chip Reset for most power-up  
situations.  
The on-chip POR circuit holds the chip in Reset until  
VDD has reached a high enough level for proper oper-  
ation. To take advantage of the internal POR, program  
the (GP3/RB3)/MCLR/VPP pin as MCLR and tie  
through a resistor to VDD, or program the pin as (GP3/  
RB3). An internal weak pull-up resistor is implemented  
using a transistor (refer to Table 10-2 for the pull-up  
resistor ranges). This will eliminate external RC compo-  
nents usually needed to create a Power-on Reset. A  
maximum rise time for VDD is specified. See  
Section 10.0 “Electrical Characteristics” for details.  
Note:  
When the devices start normal operation  
(exit the Reset condition), device operat-  
ing parameters (voltage, frequency, tem-  
perature, etc.) must be met to ensure  
operation. If these conditions are not met,  
the device must be held in Reset until the  
operating conditions are met.  
For additional information, refer to Application Notes  
AN522 “Power-Up Considerations” (DS00522) and  
AN607 “Power-up Trouble Shooting” (DS00607).  
When the devices start normal operation (exit the  
Reset condition), device operating parameters (volt-  
age, frequency, temperature,...) must be met to ensure  
operation. If these conditions are not met, the devices  
must be held in Reset until the operating parameters  
are met.  
A simplified block diagram of the on-chip Power-on  
Reset circuit is shown in Figure 7-8.  
DS41236C-page 46  
Preliminary  
© 2007 Microchip Technology Inc.  
 复制成功!