欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16F767-I/SP 参数 Datasheet PDF下载

PIC16F767-I/SP图片预览
型号: PIC16F767-I/SP
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚, 8位CMOS闪存微控制器与10位A / D和纳瓦技术 [28/40/44-Pin, 8-Bit CMOS Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管时钟
文件页数/大小: 276 页 / 4898 K
品牌: MICROCHIP [ MICROCHIP TECHNOLOGY ]
 浏览型号PIC16F767-I/SP的Datasheet PDF文件第83页浏览型号PIC16F767-I/SP的Datasheet PDF文件第84页浏览型号PIC16F767-I/SP的Datasheet PDF文件第85页浏览型号PIC16F767-I/SP的Datasheet PDF文件第86页浏览型号PIC16F767-I/SP的Datasheet PDF文件第88页浏览型号PIC16F767-I/SP的Datasheet PDF文件第89页浏览型号PIC16F767-I/SP的Datasheet PDF文件第90页浏览型号PIC16F767-I/SP的Datasheet PDF文件第91页  
PIC16F7X7
8.0
TIMER2 MODULE
8.1
Timer2 Prescaler and Postscaler
Timer2 is an 8-bit timer with a prescaler and a
postscaler. It can be used as the PWM time base for the
PWM mode of the CCP module(s). The TMR2 register
is readable and writable and is cleared on any device
Reset.
The input clock (F
OSC
/4) has a prescale option of 1:1,
1:4
or
1:16,
selected
by
control
bits,
T2CKPS1:T2CKPS0 (T2CON<1:0>).
The Timer2 module has an 8-bit period register, PR2.
Timer2 increments from 00h until it matches PR2 and
then resets to 00h on the next increment cycle. PR2 is
a readable and writable register. The PR2 register is
initialized to FFh upon Reset.
The match output of TMR2 goes through a 4-bit
postscaler (which gives a 1:1 to 1:16 scaling inclusive)
to generate a TMR2 interrupt, latched in flag bit,
TMR2IF (PIR1<1>).
Timer2 can be shut-off by clearing control bit, TMR2ON
(T2CON<2>), to minimize power consumption.
Additional information on timer modules is available in
the
“PICmicro
®
Mid-Range MCU Family Reference
Manual”
(DS33023).
Postscaler
1:1 to 1:16
4
TOUTPS3:
TOUTPS0
Note 1:
TMR2 register output can be software selected by the
SSP module as a baud clock.
EQ
The prescaler and postscaler counters are cleared
when any of the following occurs:
• a write to the TMR2 register
• a write to the T2CON register
• any device Reset (POR, MCLR Reset, WDT
Reset or BOR)
TMR2 is not cleared when T2CON is written.
8.2
Output of TMR2
The output of TMR2 (before the postscaler) is fed to the
SSP module which optionally uses it to generate the
shift clock.
FIGURE 8-1:
Sets Flag
bit TMR2IF
TMR2
Output
(1)
Reset
TIMER2 BLOCK DIAGRAM
TMR2 Reg
Comparator
Prescaler
1:1, 1:4, 1:16
2
T2CKPS1:
T2CKPS0
F
OSC
/4
PR2 Reg
2004 Microchip Technology Inc.
DS30498C-page 85