欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16F767-I/SP 参数 Datasheet PDF下载

PIC16F767-I/SP图片预览
型号: PIC16F767-I/SP
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚, 8位CMOS闪存微控制器与10位A / D和纳瓦技术 [28/40/44-Pin, 8-Bit CMOS Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管时钟
文件页数/大小: 276 页 / 4898 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16F767-I/SP的Datasheet PDF文件第147页浏览型号PIC16F767-I/SP的Datasheet PDF文件第148页浏览型号PIC16F767-I/SP的Datasheet PDF文件第149页浏览型号PIC16F767-I/SP的Datasheet PDF文件第150页浏览型号PIC16F767-I/SP的Datasheet PDF文件第152页浏览型号PIC16F767-I/SP的Datasheet PDF文件第153页浏览型号PIC16F767-I/SP的Datasheet PDF文件第154页浏览型号PIC16F767-I/SP的Datasheet PDF文件第155页  
PIC16F7X7  
When setting up a Synchronous Slave Reception,  
follow these steps:  
11.4.2  
AUSART SYNCHRONOUS SLAVE  
RECEPTION  
1. Enable the synchronous master serial port by  
setting bits SYNC and SPEN and clearing bit  
CSRC.  
The operation of the Synchronous Master and Slave  
modes is identical, except in the case of Sleep mode.  
Bit SREN is a “don’t care” in Slave mode.  
2. If interrupts are desired, set enable bit RCIE.  
3. If 9-bit reception is desired, set bit RX9.  
4. To enable reception, set enable bit CREN.  
If receive is enabled by setting bit CREN prior to the  
SLEEPinstruction, then a word may be received during  
Sleep. On completely receiving the word, the RSR  
register will transfer the data to the RCREG register  
and if enable bit RCIE bit is set, the interrupt generated  
will wake the chip from Sleep. If the global interrupt is  
enabled, the program will branch to the interrupt vector  
(0004h).  
5. Flag bit RCIF will be set when reception is  
complete and an interrupt will be generated if  
enable bit RCIE was set.  
6. Read the RCSTA register to get the ninth bit (if  
enabled) and determine if any error occurred  
during reception.  
7. Read the 8-bit received data by reading the  
RCREG register.  
8. If any error occurred, clear the error by clearing  
bit CREN.  
9. If using interrupts, ensure that GIE and PEIE  
(bits 7 and 6) of the INTCON register are set.  
TABLE 11-13: REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE RECEPTION  
Value on  
all other  
Resets  
Value on:  
POR, BOR  
Address  
Name  
Bit 7  
Bit 6  
Bit 5  
Bit 4  
Bit 3  
Bit 2  
Bit 1  
Bit 0  
0Bh, 8Bh, INTCON  
10Bh,18Bh  
GIE  
PEIE TMR0IE INT0IE  
RBIE  
TMR0IF INT0IF  
RBIF  
0000 000x 0000 000u  
(1)  
0Ch  
PIR1  
PSPIF  
SPEN  
ADIF  
RX9  
RCIF  
TXIF  
SSPIF CCP1IF TMR2IF TMR1IF 0000 0000 0000 0000  
18h  
RCSTA  
SREN CREN ADDEN FERR  
OERR  
RX9D 0000 000x 0000 000x  
1Ah  
RCREG AUSART Receive Data Register  
0000 0000 0000 0000  
(1)  
8Ch  
PIE1  
PSPIE  
CSRC  
ADIE  
TX9  
RCIE  
TXIE  
SSPIE CCP1IE TMR2IE TMR1IE 0000 0000 0000 0000  
98h  
TXSTA  
TXEN  
SYNC  
BRGH  
TRMT  
TX9D 0000 -010 0000 -010  
99h  
SPBRG Baud Rate Generator Register  
0000 0000 0000 0000  
Legend:  
x= unknown, — = unimplemented, read as ‘0’. Shaded cells are not used for synchronous slave reception.  
Note 1: Bits PSPIE and PSPIF are reserved on 28-pin devices, always maintain these bits clear.  
2004 Microchip Technology Inc.  
DS30498C-page 149  
 复制成功!