PIC16F7X7
TABLE 18-10: SPI™ MODE REQUIREMENTS
Param
Symbol
Characteristic
Min
Typ† Max Units Conditions
No.
70*
TSSL2SCH, SS ↓ to SCK ↓ or SCK ↑ Input
TSSL2SCL
TCY
—
—
ns
71*
72*
73*
TSCH
TSCL
SCK Input High Time (Slave mode)
SCK Input Low Time (Slave mode)
TCY + 20
TCY + 20
100
—
—
—
—
—
—
ns
ns
ns
TDIV2SCH, Setup Time of SDI Data Input to SCK Edge
TDIV2SCL
74*
75*
TSCH2DIL,
TSCL2DIL
Hold Time of SDI Data Input to SCK Edge
100
—
—
ns
TDOR
SDO Data Output Rise Time PIC16F7X7
PIC16LF7X7
—
—
10
25
25
50
ns
ns
76*
77*
78*
TDOF
SDO Data Output Fall Time
—
10
—
25
50
ns
ns
TSSH2DOZ SS ↑ to SDO Output High-Impedance
10
TSCR
SCK Output Rise Time
(Master mode)
PIC16F7X7
PIC16LF7X7
—
—
10
25
25
50
ns
ns
79*
80*
TSCF
SCK Output Fall Time (Master mode)
—
10
25
ns
TSCH2DOV, SDO Data Output Valid after PIC16F7X7
TSCL2DOV SCK Edge PIC16LF7X7
—
—
—
—
50
145
ns
ns
81*
TDOV2SCH, SDO Data Output Setup to SCK Edge
TDOV2SCL
TCY
—
—
ns
82*
83*
TSSL2DOV
SDO Data Output Valid after SS ↓ Edge
—
—
—
50
—
ns
ns
TSCH2SSH, SS ↑ after SCK Edge
TSCL2SSH
1.5 TCY + 40
*
These parameters are characterized but not tested.
†
Data in “Typ” column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance
only and are not tested.
FIGURE 18-16:
I2C™ BUS START/STOP BITS TIMING
SCL
SDA
91
93
90
92
Start
Condition
Stop
Condition
Note: Refer to Figure 18-4 for load conditions.
2004 Microchip Technology Inc.
DS30498C-page 231