欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16C65B-04/L 参数 Datasheet PDF下载

PIC16C65B-04/L图片预览
型号: PIC16C65B-04/L
PDF下载: 下载PDF文件 查看货源
内容描述: 40分之28引脚8位CMOS微控制器 [28/40-Pin 8-Bit CMOS Microcontrollers]
分类和应用: 微控制器和处理器外围集成电路PC可编程只读存储器时钟
文件页数/大小: 184 页 / 2121 K
品牌: MICROCHIP [ MICROCHIP TECHNOLOGY ]
 浏览型号PIC16C65B-04/L的Datasheet PDF文件第36页浏览型号PIC16C65B-04/L的Datasheet PDF文件第37页浏览型号PIC16C65B-04/L的Datasheet PDF文件第38页浏览型号PIC16C65B-04/L的Datasheet PDF文件第39页浏览型号PIC16C65B-04/L的Datasheet PDF文件第41页浏览型号PIC16C65B-04/L的Datasheet PDF文件第42页浏览型号PIC16C65B-04/L的Datasheet PDF文件第43页浏览型号PIC16C65B-04/L的Datasheet PDF文件第44页  
PIC16C63A/65B/73B/74B
6.2
Using Timer0 with an External
Clock
module means that there is no prescaler for the Watch-
dog Timer, and vice-versa. This prescaler is not read-
able or writable (see Figure 6-1).
The PSA and PS2:PS0 bits (OPTION_REG<3:0>)
determine the prescaler assignment and prescale ratio.
When assigned to the Timer0 module, all instructions
writing to the TMR0 register (e.g.,
CLRF 1, MOVWF 1,
BSF 1,x....etc.)
will clear the prescaler. When assigned
to WDT, a
CLRWDT
instruction will clear the prescaler
along with the Watchdog Timer. The prescaler is not
readable or writable.
Note:
Writing to TMR0, when the prescaler is
assigned to Timer0, will clear the prescaler
count, but will not change the prescaler
assignment.
The synchronization of T0CKI with the internal phase
clocks is accomplished by sampling the synchronized
input on the Q2 and Q4 cycles of the internal phase
clocks. Therefore, it is necessary for T0CKI to be high
for at least 2 T
OSC
(and a small RC delay of 20 ns) and
low for at least 2 T
OSC
(and a small RC delay of 20 ns).
Refer to the electrical specification for the desired
device.
6.3
Prescaler
There is only one prescaler available which is mutually
exclusively shared between the Timer0 module and the
watchdog timer. A prescaler assignment for the Timer0
REGISTER 6-1:
OPTION_REG REGISTER
R/W-1
RBPU
bit 7
R/W-1
INTEDG
R/W-1
T0CS
R/W-1
T0SE
R/W-1
PSA
R/W-1
PS2
R/W-1
PS1
R/W-1
PS0
bit 0
bit 7
bit 6
bit 5
RBPU
INTEDG
T0CS:
TMR0 Clock Source Select bit
1
= Transition on T0CKI pin
0
= Internal instruction cycle clock (CLKOUT)
T0SE:
TMR0 Source Edge Select bit
1
= Increment on high-to-low transition on T0CKI pin
0
= Increment on low-to-high transition on T0CKI pin
PSA:
Prescaler Assignment bit
1
= Prescaler is assigned to the WDT
0
= Prescaler is assigned to the Timer0 module
PS2:PS0:
Prescaler Rate Select bits
Bit Value
000
001
010
011
100
101
110
111
bit 4
bit 3
bit 2-0
TMR0 Rate
1:2
1:4
1:8
1 : 16
1 : 32
1 : 64
1 : 128
1 : 256
WDT Rate
1:1
1:2
1:4
1:8
1 : 16
1 : 32
1 : 64
1 : 128
Legend:
R = Readable bit
-n = Value at POR
Note:
W = Writable bit
’1’ = Bit is set
U = Unimplemented bit, read as ‘0’
’0’ = Bit is cleared
x = Bit is unknown
To avoid an unintended device RESET, the instruction sequence shown in the PICmicro™ Mid-Range MCU
Family Reference Manual (DS33023, Section 11.6) must be executed when changing the prescaler assign-
ment from Timer0 to the WDT. This sequence must be followed even if the WDT is disabled.
DS30605C-page 40
2000 Microchip Technology Inc.