欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16C65B-04/L 参数 Datasheet PDF下载

PIC16C65B-04/L图片预览
型号: PIC16C65B-04/L
PDF下载: 下载PDF文件 查看货源
内容描述: 40分之28引脚8位CMOS微控制器 [28/40-Pin 8-Bit CMOS Microcontrollers]
分类和应用: 微控制器和处理器外围集成电路PC可编程只读存储器时钟
文件页数/大小: 184 页 / 2121 K
品牌: MICROCHIP [ MICROCHIP TECHNOLOGY ]
 浏览型号PIC16C65B-04/L的Datasheet PDF文件第35页浏览型号PIC16C65B-04/L的Datasheet PDF文件第36页浏览型号PIC16C65B-04/L的Datasheet PDF文件第37页浏览型号PIC16C65B-04/L的Datasheet PDF文件第38页浏览型号PIC16C65B-04/L的Datasheet PDF文件第40页浏览型号PIC16C65B-04/L的Datasheet PDF文件第41页浏览型号PIC16C65B-04/L的Datasheet PDF文件第42页浏览型号PIC16C65B-04/L的Datasheet PDF文件第43页  
PIC16C63A/65B/73B/74B
6.0
TIMER0 MODULE
The Timer0 module timer/counter has the following fea-
tures:
8-bit timer/counter
Readable and writable
8-bit software programmable prescaler
Internal or external clock select
Interrupt on overflow from FFh to 00h
Edge select for external clock
Counter mode is selected by setting bit T0CS
(OPTION_REG<5>). In counter mode, Timer0 will
increment, either on every rising, or falling edge of pin
RA4/T0CKI. The incrementing edge is determined by
the Timer0 Source Edge Select bit T0SE
(OPTION_REG<4>). Clearing bit T0SE selects the ris-
ing edge. Restrictions on the external clock input are
discussed in detail in Section 6.2.
The prescaler is mutually exclusively shared between
the Timer0 module and the watchdog timer. The
prescaler is not readable or writable. Section 6.3
details the operation of the prescaler.
the prescaler shared with the WDT.
Additional information on the Timer0 module is
available in the PICmicro™ Mid-Range MCU Family
Reference Manual (DS33023).
Timer mode is selected by clearing bit T0CS
(OPTION_REG<5>). In Timer mode, the Timer0
module will increment every instruction cycle (without
prescaler). If the TMR0 register is written, the incre-
ment is inhibited for the following two instruction cycles.
The user can work around this by writing an adjusted
value to the TMR0 register.
6.1
Timer0 Interrupt
The TMR0 interrupt is generated when the TMR0 reg-
ister overflows from FFh to 00h. This overflow sets bit
T0IF (INTCON<2>). The interrupt can be masked by
clearing bit T0IE (INTCON<5>). Bit T0IF must be
cleared in software by the Timer0 module Interrupt Ser-
vice Routine before re-enabling this interrupt. The
TMR0 interrupt cannot awaken the processor from
SLEEP, since the timer is shut-off during SLEEP.
FIGURE 6-1:
CLKOUT (= F
OSC
/4)
BLOCK DIAGRAM OF THE TIMER0/WDT PRESCALER
Data Bus
8
1
0
M
U
X
SYNC
2
Cycles
TMR0 reg
0
RA4/T0CKI
pin
1
T0SE
M
U
X
T0CS
PSA
PRESCALER
Set Flag bit T0IF
on Overflow
0
M
U
X
8-bit Prescaler
8
8 - to - 1MUX
PS2:PS0
Watchdog
Timer
1
PSA
0
MUX
1
PSA
WDT Enable bit
WDT
Time-out
Note:
T0CS, T0SE, PSA, PS2:PS0 are (OPTION_REG<5:0>).
2000 Microchip Technology Inc.
DS30605C-page 39