欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC12F629-I/SNVAO 参数 Datasheet PDF下载

PIC12F629-I/SNVAO图片预览
型号: PIC12F629-I/SNVAO
PDF下载: 下载PDF文件 查看货源
内容描述: [RISC Microcontroller, 8-Bit, FLASH, 20MHz, CMOS, PDSO8]
分类和应用: 闪存微控制器
文件页数/大小: 136 页 / 1422 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC12F629-I/SNVAO的Datasheet PDF文件第59页浏览型号PIC12F629-I/SNVAO的Datasheet PDF文件第60页浏览型号PIC12F629-I/SNVAO的Datasheet PDF文件第61页浏览型号PIC12F629-I/SNVAO的Datasheet PDF文件第62页浏览型号PIC12F629-I/SNVAO的Datasheet PDF文件第64页浏览型号PIC12F629-I/SNVAO的Datasheet PDF文件第65页浏览型号PIC12F629-I/SNVAO的Datasheet PDF文件第66页浏览型号PIC12F629-I/SNVAO的Datasheet PDF文件第67页  
PIC12F629/675  
determined by polling the interrupt flag bits. The  
interrupt flag bit(s) must be cleared in software before  
re-enabling interrupts to avoid multiple interrupt  
requests.  
9.4  
Interrupts  
The PIC12F629/675 has 7 sources of interrupt:  
• External Interrupt GP2/INT  
• TMR0 Overflow Interrupt  
• GPIO Change Interrupts  
• Comparator Interrupt  
Note 1: Individual interrupt flag bits are set,  
regardless of the status of their  
corresponding mask bit or the GIE bit.  
• A/D Interrupt (PIC12F675 only)  
• TMR1 Overflow Interrupt  
• EEPROM Data Write Interrupt  
2: When an instruction that clears the GIE  
bit is executed, any interrupts that were  
pending for execution in the next cycle  
are ignored. The interrupts which were  
ignored are still pending to be serviced  
when the GIE bit is set again.  
The Interrupt Control register (INTCON) and Peripheral  
Interrupt register (PIR) record individual interrupt  
requests in flag bits. The INTCON register also has  
individual and Global Interrupt Enable (GIE) bits.  
A Global Interrupt Enable bit, GIE (INTCON<7>)  
enables (if set) all unmasked interrupts, or disables (if  
cleared) all interrupts. Individual interrupts can be  
disabled through their corresponding enable bits in  
INTCON register and PIE register. GIE is cleared on  
Reset.  
The return from interrupt instruction, RETFIE, exits  
interrupt routine, as well as sets the GIE bit, which  
re-enables unmasked interrupts.  
The following interrupt flags are contained in the  
INTCON register:  
• INT pin interrupt  
• GP port change interrupt  
• TMR0 overflow interrupt  
The peripheral interrupt flags are contained in the  
special register PIR1. The corresponding interrupt  
enable bit is contained in special register PIE1.  
The following interrupt flags are contained in the PIR  
register:  
• EEPROM data write interrupt  
• A/D interrupt  
• Comparator interrupt  
• Timer1 overflow interrupt  
When an interrupt is serviced:  
• The GIE is cleared to disable any further interrupt  
• The return address is pushed onto the stack  
• The PC is loaded with 0004h  
Once in the Interrupt Service Routine, the source(s) of  
the interrupt can be determined by polling the interrupt  
flag bits. The interrupt flag bit(s) must be cleared in  
software before re-enabling interrupts to avoid GP2/  
INT recursive interrupts.  
For external interrupt events, such as the INT pin, or  
GP port change interrupt, the interrupt latency will be  
three or four instruction cycles. The exact latency  
depends upon when the interrupt event occurs (see  
Figure 9-11). The latency is the same for one or two-  
cycle instructions. Once in the Interrupt Service  
Routine, the source(s) of the interrupt can be  
2010 Microchip Technology Inc.  
DS41190G-page 63