欢迎访问ic37.com |
会员登录 免费注册
发布采购

ENC28J60-I/ML 参数 Datasheet PDF下载

ENC28J60-I/ML图片预览
型号: ENC28J60-I/ML
PDF下载: 下载PDF文件 查看货源
内容描述: 独立以太网控制器,SPI接口 [Stand-Alone Ethernet Controller with SPI Interface]
分类和应用: 微控制器和处理器串行IO控制器通信控制器外围集成电路数据传输PC局域网以太网时钟
文件页数/大小: 96 页 / 1466 K
品牌: MICROCHIP [ MICROCHIP TECHNOLOGY ]
 浏览型号ENC28J60-I/ML的Datasheet PDF文件第71页浏览型号ENC28J60-I/ML的Datasheet PDF文件第72页浏览型号ENC28J60-I/ML的Datasheet PDF文件第73页浏览型号ENC28J60-I/ML的Datasheet PDF文件第74页浏览型号ENC28J60-I/ML的Datasheet PDF文件第76页浏览型号ENC28J60-I/ML的Datasheet PDF文件第77页浏览型号ENC28J60-I/ML的Datasheet PDF文件第78页浏览型号ENC28J60-I/ML的Datasheet PDF文件第79页  
ENC28J60
14.0
POWER-DOWN
When normal operation is desired, the host controller
must perform a slightly modified procedure:
1.
2.
Wake-up by clearing ECON2.PWRSV.
Wait at least 300
μs
for the PHY to stabilize. To
accomplish the delay, the host controller may
poll ESTAT.CLKRDY and wait for it to become
set.
Restore receive capability by setting
ECON1.RXEN.
The ENC28J60 may be commanded to power-down
via the SPI interface. When powered down, it will no
longer be able to transmit and receive any packets.
To maximize power savings:
1.
2.
Turn off packet reception by clearing
ECON1.RXEN.
Wait for any in-progress packets to finish being
received by polling ESTAT.RXBUSY. This bit
should be clear before proceeding.
Wait for any current transmissions to end by
confirming ECON1.TXRTS is clear.
Set ECON2.VRPS (if not already set).
Enter Sleep by setting ECON2.PWRSV. All
MAC, MII and PHY registers become
inaccessible as a result. Setting PWRSV also
clears ESTAT.CLKRDY automatically.
3.
3.
4.
5.
In Sleep mode, all registers and buffer memory will
maintain their states. The ETH registers and buffer
memory will still be accessible by the host controller.
Additionally, the clock driver will continue to operate.
The CLKOUT function will be unaffected (see
After leaving Sleep mode, there is a delay of many
milliseconds before a new link is established (assuming
an appropriate link partner is present). The host
controller may wish to wait until the link is established
before attempting to transmit any packets. The link
status can be determined by polling the
PHSTAT2.LSTAT bit. Alternatively, the link change
interrupt may be used if it is enabled. See
for additional details.
TABLE 14-1:
Name
ESTAT
ECON2
ECON1
SUMMARY OF REGISTERS USED WITH POWER-DOWN
Bit 7
INT
TXRST
Bit 6
BUFER
RXRST
Bit 5
r
PWRSV
DMAST
Bit 4
LATECOL
r
CSUMEN
Bit 3
VRPS
TXRTS
Bit 2
RXBUSY
RXEN
Bit 1
TXABRT
BSEL1
Bit 0
CLKRDY
BSEL0
Reset
Values
on page
AUTOINC PKTDEC
Legend:
— = unimplemented, read as ‘0’, r = reserved bit. Shaded cells are not used for power-down.
©
2006 Microchip Technology Inc.
Preliminary
DS39662B-page 73