欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA48V-10MUR 参数 Datasheet PDF下载

ATMEGA48V-10MUR图片预览
型号: ATMEGA48V-10MUR
PDF下载: 下载PDF文件 查看货源
内容描述: [IC MCU 8BIT 4KB FLASH 32VQFN]
分类和应用: 时钟微控制器外围集成电路闪存
文件页数/大小: 359 页 / 2546 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第36页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第37页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第38页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第39页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第41页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第42页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第43页浏览型号ATMEGA48V-10MUR的Datasheet PDF文件第44页  
7.6.1  
Power Reduction Register - PRR  
Bit  
7
PRTWI  
R/W  
0
6
PRTIM2  
R/W  
0
5
PRTIM0  
R/W  
0
4
3
PRTIM1  
R/W  
0
2
PRSPI  
R/W  
0
1
PRUSART0  
R/W  
0
PRADC  
R/W  
0
PRR  
Read/Write  
Initial Value  
R
0
0
• Bit 7 - PRTWI: Power Reduction TWI  
Writing a logic one to this bit shuts down the TWI by stopping the clock to the module. When  
waking up the TWI again, the TWI should be re initialized to ensure proper operation.  
• Bit 6 - PRTIM2: Power Reduction Timer/Counter2  
Writing a logic one to this bit shuts down the Timer/Counter2 module in synchronous mode (AS2  
is 0). When the Timer/Counter2 is enabled, operation will continue like before the shutdown.  
• Bit 5 - PRTIM0: Power Reduction Timer/Counter0  
Writing a logic one to this bit shuts down the Timer/Counter0 module. When the Timer/Counter0  
is enabled, operation will continue like before the shutdown.  
• Bit 4 - Res: Reserved bit  
This bit is reserved in ATmega48/88/168 and will always read as zero.  
• Bit 3 - PRTIM1: Power Reduction Timer/Counter1  
Writing a logic one to this bit shuts down the Timer/Counter1 module. When the Timer/Counter1  
is enabled, operation will continue like before the shutdown.  
• Bit 2 - PRSPI: Power Reduction Serial Peripheral Interface  
Writing a logic one to this bit shuts down the Serial Peripheral Interface by stopping the clock to  
the module. When waking up the SPI again, the SPI should be re initialized to ensure proper  
operation.  
• Bit 1 - PRUSART0: Power Reduction USART0  
Writing a logic one to this bit shuts down the USART by stopping the clock to the module. When  
waking up the USART again, the USART should be re initialized to ensure proper operation.  
• Bit 0 - PRADC: Power Reduction ADC  
Writing a logic one to this bit shuts down the ADC. The ADC must be disabled before shut down.  
The analog comparator cannot use the ADC input MUX when the ADC is shut down.  
40  
ATmega48/88/168  
2545E–AVR–02/05  
 
 复制成功!