欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA88-20AU 参数 Datasheet PDF下载

ATMEGA88-20AU图片预览
型号: ATMEGA88-20AU
PDF下载: 下载PDF文件 查看货源
内容描述: [IC MCU 8BIT 8KB FLASH 32TQFP]
分类和应用: 时钟ATM异步传输模式PC微控制器外围集成电路闪存
文件页数/大小: 359 页 / 2546 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号ATMEGA88-20AU的Datasheet PDF文件第184页浏览型号ATMEGA88-20AU的Datasheet PDF文件第185页浏览型号ATMEGA88-20AU的Datasheet PDF文件第186页浏览型号ATMEGA88-20AU的Datasheet PDF文件第187页浏览型号ATMEGA88-20AU的Datasheet PDF文件第189页浏览型号ATMEGA88-20AU的Datasheet PDF文件第190页浏览型号ATMEGA88-20AU的Datasheet PDF文件第191页浏览型号ATMEGA88-20AU的Datasheet PDF文件第192页  
UDREn is set after a reset to indicate that the Transmitter is ready.  
• Bit 4 – FEn: Frame Error  
This bit is set if the next character in the receive buffer had a Frame Error when received. I.e.,  
when the first stop bit of the next character in the receive buffer is zero. This bit is valid until the  
receive buffer (UDRn) is read. The FEn bit is zero when the stop bit of received data is one.  
Always set this bit to zero when writing to UCSRnA.  
• Bit 3 – DORn: Data OverRun  
This bit is set if a Data OverRun condition is detected. A Data OverRun occurs when the receive  
buffer is full (two characters), it is a new character waiting in the Receive Shift Register, and a  
new start bit is detected. This bit is valid until the receive buffer (UDRn) is read. Always set this  
bit to zero when writing to UCSRnA.  
• Bit 2 – UPEn: USART Parity Error  
This bit is set if the next character in the receive buffer had a Parity Error when received and the  
Parity Checking was enabled at that point (UPMn1 = 1). This bit is valid until the receive buffer  
(UDRn) is read. Always set this bit to zero when writing to UCSRnA.  
• Bit 1 – U2Xn: Double the USART Transmission Speed  
This bit only has effect for the asynchronous operation. Write this bit to zero when using syn-  
chronous operation.  
Writing this bit to one will reduce the divisor of the baud rate divider from 16 to 8 effectively dou-  
bling the transfer rate for asynchronous communication.  
• Bit 0 – MPCMn: Multi-processor Communication Mode  
This bit enables the Multi-processor Communication mode. When the MPCMn bit is written to  
one, all the incoming frames received by the USART Receiver that do not contain address infor-  
mation will be ignored. The Transmitter is unaffected by the MPCMn setting. For more detailed  
information see ”Multi-processor Communication Mode” on page 185.  
17.9.3  
USART Control and Status Register n B – UCSRnB  
Bit  
7
6
5
4
RXENn  
R/W  
0
3
TXENn  
R/W  
0
2
UCSZn2  
R/W  
1
0
TXB8n  
R/W  
0
RXCIEn  
TXCIEn  
UDRIEn  
RXB8n  
UCSRnB  
Read/Write  
Initial Value  
R/W  
0
R/W  
0
R/W  
0
R
0
0
• Bit 7 – RXCIEn: RX Complete Interrupt Enable n  
Writing this bit to one enables interrupt on the RXCn Flag. A USART Receive Complete interrupt  
will be generated only if the RXCIEn bit is written to one, the Global Interrupt Flag in SREG is  
written to one and the RXCn bit in UCSRnA is set.  
• Bit 6 – TXCIEn: TX Complete Interrupt Enable n  
Writing this bit to one enables interrupt on the TXCn Flag. A USART Transmit Complete interrupt  
will be generated only if the TXCIEn bit is written to one, the Global Interrupt Flag in SREG is  
written to one and the TXCn bit in UCSRnA is set.  
188  
ATmega48/88/168  
2545E–AVR–02/05  
 
 复制成功!