欢迎访问ic37.com |
会员登录 免费注册
发布采购

ATMEGA88-20AU 参数 Datasheet PDF下载

ATMEGA88-20AU图片预览
型号: ATMEGA88-20AU
PDF下载: 下载PDF文件 查看货源
内容描述: [IC MCU 8BIT 8KB FLASH 32TQFP]
分类和应用: 时钟ATM异步传输模式PC微控制器外围集成电路闪存
文件页数/大小: 359 页 / 2546 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号ATMEGA88-20AU的Datasheet PDF文件第183页浏览型号ATMEGA88-20AU的Datasheet PDF文件第184页浏览型号ATMEGA88-20AU的Datasheet PDF文件第185页浏览型号ATMEGA88-20AU的Datasheet PDF文件第186页浏览型号ATMEGA88-20AU的Datasheet PDF文件第188页浏览型号ATMEGA88-20AU的Datasheet PDF文件第189页浏览型号ATMEGA88-20AU的Datasheet PDF文件第190页浏览型号ATMEGA88-20AU的Datasheet PDF文件第191页  
ATmega48/88/168  
17.9 USART Register Description  
17.9.1  
USART I/O Data Register n– UDRn  
Bit  
7
6
5
4
3
2
1
0
RXB[7:0]  
TXB[7:0]  
UDRn (Read)  
UDRn (Write)  
Read/Write  
Initial Value  
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
The USART Transmit Data Buffer Register and USART Receive Data Buffer Registers share the  
same I/O address referred to as USART Data Register or UDRn. The Transmit Data Buffer Reg-  
ister (TXB) will be the destination for data written to the UDRn Register location. Reading the  
UDRn Register location will return the contents of the Receive Data Buffer Register (RXB).  
For 5-, 6-, or 7-bit characters the upper unused bits will be ignored by the Transmitter and set to  
zero by the Receiver.  
The transmit buffer can only be written when the UDREn Flag in the UCSRnA Register is set.  
Data written to UDRn when the UDREn Flag is not set, will be ignored by the USART Transmit-  
ter. When data is written to the transmit buffer, and the Transmitter is enabled, the Transmitter  
will load the data into the Transmit Shift Register when the Shift Register is empty. Then the  
data will be serially transmitted on the TxDn pin.  
The receive buffer consists of a two level FIFO. The FIFO will change its state whenever the  
receive buffer is accessed. Due to this behavior of the receive buffer, do not use Read-Modify-  
Write instructions (SBI and CBI) on this location. Be careful when using bit test instructions  
(SBIC and SBIS), since these also will change the state of the FIFO.  
17.9.2  
USART Control and Status Register n A – UCSRnA  
Bit  
7
6
5
4
FEn  
R
3
DORn  
R
2
UPEn  
R
1
U2Xn  
R/W  
0
0
MPCMn  
R/W  
0
RXCn  
TXCn  
UDREn  
UCSRnA  
Read/Write  
Initial Value  
R
0
R/W  
0
R
1
0
0
0
• Bit 7 – RXCn: USART Receive Complete  
This flag bit is set when there are unread data in the receive buffer and cleared when the receive  
buffer is empty (i.e., does not contain any unread data). If the Receiver is disabled, the receive  
buffer will be flushed and consequently the RXCn bit will become zero. The RXCn Flag can be  
used to generate a Receive Complete interrupt (see description of the RXCIEn bit).  
• Bit 6 – TXCn: USART Transmit Complete  
This flag bit is set when the entire frame in the Transmit Shift Register has been shifted out and  
there are no new data currently present in the transmit buffer (UDRn). The TXCn Flag bit is auto-  
matically cleared when a transmit complete interrupt is executed, or it can be cleared by writing  
a one to its bit location. The TXCn Flag can generate a Transmit Complete interrupt (see  
description of the TXCIEn bit).  
• Bit 5 – UDREn: USART Data Register Empty  
The UDREn Flag indicates if the transmit buffer (UDRn) is ready to receive new data. If UDREn  
is one, the buffer is empty, and therefore ready to be written. The UDREn Flag can generate a  
Data Register Empty interrupt (see description of the UDRIEn bit).  
187  
2545E–AVR–02/05  
 
 
 
 复制成功!