欢迎访问ic37.com |
会员登录 免费注册
发布采购

MX25L4006EPI-12G 参数 Datasheet PDF下载

MX25L4006EPI-12G图片预览
型号: MX25L4006EPI-12G
PDF下载: 下载PDF文件 查看货源
内容描述: 串行外设接口兼容--mode 0和模式3 [Serial Peripheral Interface compatible --Mode 0 and Mode 3]
分类和应用: 闪存存储内存集成电路光电二极管时钟
文件页数/大小: 52 页 / 1532 K
品牌: Macronix [ MACRONIX INTERNATIONAL ]
 浏览型号MX25L4006EPI-12G的Datasheet PDF文件第21页浏览型号MX25L4006EPI-12G的Datasheet PDF文件第22页浏览型号MX25L4006EPI-12G的Datasheet PDF文件第23页浏览型号MX25L4006EPI-12G的Datasheet PDF文件第24页浏览型号MX25L4006EPI-12G的Datasheet PDF文件第26页浏览型号MX25L4006EPI-12G的Datasheet PDF文件第27页浏览型号MX25L4006EPI-12G的Datasheet PDF文件第28页浏览型号MX25L4006EPI-12G的Datasheet PDF文件第29页  
MX25L4006E  
POWER-ON STATE  
The device is at below states when power-up:  
- Standby mode ( please note it is not deep power-down mode)  
- Write Enable Latch (WEL) bit is reset  
The device must not be selected during power-up and power-down stage unless the VCC achieves below correct  
level:  
- VCC minimum at power-up stage and then after a delay of tVSL  
- GND at power-down  
Please note that a pull-up resistor on CS# may ensure a safe and proper power-up/down level.  
An internal power-on reset (POR) circuit may protect the device from data corruption and inadvertent data change  
during power up state.  
For further protection on the device, if the VCC does not reach the VCC minimum level, the correct operation is not  
guaranteed. The write, read, erase, and program command should be sent after the below time delay:  
- tVSL after VCC reached VCC minimum level  
The device can accept read command after VCC reached VCC minimum and a time delay of tVSL.  
Please refer to the figure of "power-up timing".  
Note:  
- To stabilize the VCC level, the VCC rail decoupled by a suitable capacitor close to package pins is recommended.  
(generally around 0.1uF)  
P/N: PM1576  
REV. 1.3, FEB. 10, 2012  
25  
 复制成功!