欢迎访问ic37.com |
会员登录 免费注册
发布采购

MAX3100EEE 参数 Datasheet PDF下载

MAX3100EEE图片预览
型号: MAX3100EEE
PDF下载: 下载PDF文件 查看货源
内容描述: 在QSOP - 16 SPI / MICROWIRE兼容的UART [SPI/Microwire-Compatible UART in QSOP-16]
分类和应用:
文件页数/大小: 24 页 / 264 K
品牌: MAXIM [ MAXIM INTEGRATED PRODUCTS ]
 浏览型号MAX3100EEE的Datasheet PDF文件第5页浏览型号MAX3100EEE的Datasheet PDF文件第6页浏览型号MAX3100EEE的Datasheet PDF文件第7页浏览型号MAX3100EEE的Datasheet PDF文件第8页浏览型号MAX3100EEE的Datasheet PDF文件第10页浏览型号MAX3100EEE的Datasheet PDF文件第11页浏览型号MAX3100EEE的Datasheet PDF文件第12页浏览型号MAX3100EEE的Datasheet PDF文件第13页  
SPI/Microwire-Compatible
UART in QSOP-16
Table 5. Bit Descriptions
BIT
NAME
B0–B3
B0–B3
CTS
D0t–D7t
D0r–D7r
FEN
FEN
IR
IR
L
L
Pt
READ/
WRITE
w
r
r
w
r
w
r
w
r
w
r
w
POR
STATE
0000
0000
No
change
X
00000000
0
0
0
0
0
0
X
DESCRIPTION
Baud-Rate Divisor Select Bits. Sets the baud clock’s value (Table 6).
Baud-Rate Divisor Select Bits. Reads the 4-bit baud clock value assigned to these registers.
Clear-to-Send-Input. Records the state of the
CTS
pin (CTS bit = 0 implies
CTS
pin = logic
high).
Transmit-Buffer Register. Eight data bits written into the transmit-buffer register. D7t is ignored
when L = 1.
Eight data bits read from the receive FIFO or the receive register. These will be all 0s when
the receive FIFO or the receive registers are empty. When L = 1, D7r is always 0.
FIFO Enable. Enables the receive FIFO when
FEN
= 0. When
FEN
= 1, FIFO is disabled.
FIFO-Enable Readback.
FEN’s
state is read.
Enables the IrDA timing mode when IR = 1.
Reads the value of the IR bit.
Bit for setting the word length of the transmitted or received data. L = 0 results in 8-bit words
(9-bit words if PE = 1), see Figure 5. L = 1 results in 7-bit words (8-bit words if PE = 1).
Reads the value of the L bit.
Transmit-Parity Bit. This bit is treated as an extra bit that will be transmitted if PE = 1. To be
useful in 9-bit networks, the MAX3100 does not calculate parity. If PE = 0, then this bit (Pt) is
ignored in transmit mode (see the
Nine-Bit Networks
section).
Receive-Parity Bit. This bit is the extra bit received if PE = 1. Therefore, PE = 1 results in 9-bit
transmissions (L = 0). If PE = 0, then Pr is set to 0. Pr is stored in the FIFO with the receive
data (see the
Nine-Bit Networks
section).
Parity-Enable Bit. Appends the Pt bit to the transmitted data when PE = 1, and sends the Pt
bit as written. No parity bit is transmitted when PE = 0. With PE = 1, an extra bit is expected to
be received. This data is put into the Pr register. Pr = 0 when PE = 0. The MAX3100 does not
calculate parity.
Reads the value of the Parity-Enable bit.
Mask for Pr bit.
IRQ
is asserted if
PM
= 1 and Pr = 1 (Table 6).
Reads the value of the
PM
bit (Table 6).
Receive Bit or FIFO Not Empty Flag. R = 1 means new data is available to be read from the
receive register or FIFO.
Mask for R bit.
IRQ
is asserted if
RM
= 1 and R = 1 (Table 6).
Reads the value of the
RM
bit (Table 6).
Mask for RA/FE bit.
IRQ
is asserted if
RAM
= 1 and RA/FE = 1 (Table 6).
Reads the value of the
RAM
bit (Table 6).
Request-to-Send Bit. Controls the state of the
RTS
output. This bit is reset on power-up (RTS
bit = 0 sets the
RTS
pin = logic high).
MAX3100
Pr
r
X
PE
w
0
PE
PM
PM
R
RM
RM
RAM
RAM
RTS
r
w
r
r
w
r
w
r
w
0
0
0
0
0
0
0
0
0
_______________________________________________________________________________________
9