欢迎访问ic37.com |
会员登录 免费注册
发布采购

SPD6722QCCE 参数 Datasheet PDF下载

SPD6722QCCE图片预览
型号: SPD6722QCCE
PDF下载: 下载PDF文件 查看货源
内容描述: ISA到PC卡( PCMCIA )控制器 [ISA-to-PC-Card (PCMCIA) Controllers]
分类和应用: 总线控制器微控制器和处理器PC
文件页数/大小: 138 页 / 837 K
品牌: INTEL [ INTEL ]
 浏览型号SPD6722QCCE的Datasheet PDF文件第64页浏览型号SPD6722QCCE的Datasheet PDF文件第65页浏览型号SPD6722QCCE的Datasheet PDF文件第66页浏览型号SPD6722QCCE的Datasheet PDF文件第67页浏览型号SPD6722QCCE的Datasheet PDF文件第69页浏览型号SPD6722QCCE的Datasheet PDF文件第70页浏览型号SPD6722QCCE的Datasheet PDF文件第71页浏览型号SPD6722QCCE的Datasheet PDF文件第72页  
PD6710/22 ISA-to-PC-Card (PCMCIA) Controllers  
Bits 7:0 Offset Address 19:12  
This register contains the least-significant byte of the quantity that will be added to the host  
memory address, which will determine where the memory access will occur in the PC Card  
memory map.  
The most-significant six bits are located in the Card Memory Map 04 Offset Address High  
register (see Card Memory Map 04 Offset Address Highon page 68).  
9.6  
Card Memory Map 04 Offset Address High  
Register Name: Card Memory Map 04 Offset Address High  
Index: 15h, 1Dh, 25h, 2Dh, 35h  
Register Per: socket  
Register Compatibility Type: 365  
Bit 7  
Write Protect  
RW:0  
Bit 6  
REG Setting  
RW:0  
Bit 5  
Bit 4  
Bit 3  
Bit 2  
Bit 1  
Bit 0  
Offset Address 25:20  
RW:000000  
There are five separate Card Memory Map Offset Address High registers, each with identical  
fields. These registers are located at the following indexes:  
Index Card Memory Map Offset Address High  
15h  
1Dh  
25h  
2Dh  
35h  
Card Memory Map 0 Offset Address High  
Card Memory Map 1 Offset Address High  
Card Memory Map 2 Offset Address High  
Card Memory Map 3 Offset Address High  
Card Memory Map 4 Offset Address High  
Bits 5:0 Offset Address 25:20  
This field contains the most-significant six bits of the Offset Address. See the description of the  
Offset Address field associated with bits 7:0 of the Card Memory Map 04 Offset Address Low  
register (see Card Memory Map 04 Offset Address Lowon page 67).  
Bit 6 REG Setting  
0
1
-REG (see Table 2 on page 20) is not active for accesses made through this window.  
-REG is active for accesses made through this window.  
This bit determines whether -REG ( Table 2) will be active for accesses made through this window.  
Card Information Structure (CIS) memory is accessed by setting this bit to 1.  
68  
Datasheet  
 
 
 
 复制成功!