欢迎访问ic37.com |
会员登录 免费注册
发布采购

EPM7512AEQC208-7 参数 Datasheet PDF下载

EPM7512AEQC208-7图片预览
型号: EPM7512AEQC208-7
PDF下载: 下载PDF文件 查看货源
内容描述: [EE PLD, 7.5ns, 512-Cell, CMOS, PQFP208, PLASTIC, QFP-208]
分类和应用: 时钟输入元件可编程逻辑
文件页数/大小: 66 页 / 1120 K
品牌: INTEL [ INTEL ]
 浏览型号EPM7512AEQC208-7的Datasheet PDF文件第26页浏览型号EPM7512AEQC208-7的Datasheet PDF文件第27页浏览型号EPM7512AEQC208-7的Datasheet PDF文件第28页浏览型号EPM7512AEQC208-7的Datasheet PDF文件第29页浏览型号EPM7512AEQC208-7的Datasheet PDF文件第31页浏览型号EPM7512AEQC208-7的Datasheet PDF文件第32页浏览型号EPM7512AEQC208-7的Datasheet PDF文件第33页浏览型号EPM7512AEQC208-7的Datasheet PDF文件第34页  
MAX 7000A Programmable Logic Device Data Sheet  
Tables 14 through 27 show EPM7032AE, EPM7064AE, EPM7128AE,  
EPM7256AE, EPM7512AE, EPM7128A, and EPM7256A timing  
information.  
Table 14. EPM7032AE External Timing Parameters  
Note (1)  
Symbol  
Parameter  
Conditions  
Speed Grade  
-7  
Unit  
-4  
-10  
Min  
Max  
Min  
Max  
Min  
Max  
tPD1  
tPD2  
Input to non-registered  
output  
C1 = 35 pF (2)  
4.5  
7.5  
10  
ns  
ns  
I/O input to non-registered C1 = 35 pF (2)  
4.5  
7.5  
10  
output  
tSU  
tH  
Global clock setup time  
Global clock hold time  
(2)  
(2)  
2.9  
0.0  
2.5  
4.7  
0.0  
3.0  
6.3  
0.0  
3.0  
ns  
ns  
ns  
tFSU  
Global clock setup time of  
fast input  
tFH  
Global clock hold time of  
fast input  
0.0  
0.0  
0.0  
ns  
tCO1  
tCH  
Global clock to output delay C1 = 35 pF  
Global clock high time  
1.0  
2.0  
2.0  
1.6  
0.3  
1.0  
2.0  
2.0  
2.0  
3.0  
4.3  
1.0  
3.0  
3.0  
2.5  
0.5  
1.0  
3.0  
3.0  
3.0  
5.0  
7.2  
1.0  
4.0  
4.0  
3.6  
0.5  
1.0  
4.0  
4.0  
4.0  
6.7  
9.4  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
tCL  
Global clock low time  
tASU  
tAH  
Array clock setup time  
Array clock hold time  
(2)  
(2)  
tACO1  
tACH  
tACL  
tCPPW  
Array clock to output delay C1 = 35 pF (2)  
Array clock high time  
Array clock low time  
Minimum pulse width for  
clear and preset  
(3)  
tCNT  
fCNT  
Minimum global clock  
period  
(2)  
4.4  
4.4  
7.2  
7.2  
9.7  
9.7  
ns  
Maximum internal global  
clock frequency  
(2), (4)  
227.3  
227.3  
138.9  
138.9  
103.1  
103.1  
MHz  
tACNT  
fACNT  
Minimum array clock period (2)  
ns  
Maximum internal array  
clock frequency  
(2), (4)  
MHz  
30  
Altera Corporation  
 复制成功!