欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2S130F1020I4N 参数 Datasheet PDF下载

EP2S130F1020I4N图片预览
型号: EP2S130F1020I4N
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 6627 CLBs, 717MHz, 132540-Cell, CMOS, PBGA1020, 33 X 33 MM, 1 MM PITCH, LEAD FREE, FBGA-1020]
分类和应用: 时钟可编程逻辑
文件页数/大小: 248 页 / 2983 K
品牌: INTEL [ INTEL ]
 浏览型号EP2S130F1020I4N的Datasheet PDF文件第90页浏览型号EP2S130F1020I4N的Datasheet PDF文件第91页浏览型号EP2S130F1020I4N的Datasheet PDF文件第92页浏览型号EP2S130F1020I4N的Datasheet PDF文件第93页浏览型号EP2S130F1020I4N的Datasheet PDF文件第95页浏览型号EP2S130F1020I4N的Datasheet PDF文件第96页浏览型号EP2S130F1020I4N的Datasheet PDF文件第97页浏览型号EP2S130F1020I4N的Datasheet PDF文件第98页  
I/O Structure  
Figure 2–51 shows the IOE in bidirectional configuration.  
Figure 2–51. Stratix II IOE in Bidirectional I/O Configuration Note (1)  
ioe_clk[7..0]  
Column, Row,  
or Local  
Interconnect  
oe  
OE Register  
D
Q
clkout  
ENA  
CLRN/PRN  
OE Register  
t
Delay  
CO  
ce_out  
V
CCIO  
PCI Clamp (2)  
V
CCIO  
Programmable  
Pull-Up  
aclr/apreset  
Resistor  
Chip-Wide Reset  
On-Chip  
Termination  
Output Register  
Output  
Pin Delay  
D
Q
Drive Strength Control  
Open-Drain Output  
sclr/spreset  
ENA  
CLRN/PRN  
Input Pin to  
Logic Array Delay  
Bus-Hold  
Circuit  
Input Pin to  
Input Register Delay  
Input Register  
clkin  
D
Q
ce_in  
ENA  
CLRN/PRN  
Notes to Figure 2–51:  
(1) All input signals to the IOE can be inverted at the IOE.  
(2) The optional PCI clamp is only available on column I/O pins.  
2–76  
Altera Corporation  
May 2007  
Stratix II Device Handbook, Volume 1  
 复制成功!