欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP2S130F1020I4N 参数 Datasheet PDF下载

EP2S130F1020I4N图片预览
型号: EP2S130F1020I4N
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 6627 CLBs, 717MHz, 132540-Cell, CMOS, PBGA1020, 33 X 33 MM, 1 MM PITCH, LEAD FREE, FBGA-1020]
分类和应用: 时钟可编程逻辑
文件页数/大小: 248 页 / 2983 K
品牌: INTEL [ INTEL ]
 浏览型号EP2S130F1020I4N的Datasheet PDF文件第84页浏览型号EP2S130F1020I4N的Datasheet PDF文件第85页浏览型号EP2S130F1020I4N的Datasheet PDF文件第86页浏览型号EP2S130F1020I4N的Datasheet PDF文件第87页浏览型号EP2S130F1020I4N的Datasheet PDF文件第89页浏览型号EP2S130F1020I4N的Datasheet PDF文件第90页浏览型号EP2S130F1020I4N的Datasheet PDF文件第91页浏览型号EP2S130F1020I4N的Datasheet PDF文件第92页  
I/O Structure  
Output drive strength control  
Tri-state buffers  
Bus-hold circuitry  
Programmable pull-up resistors  
Programmable input and output delays  
Open-drain outputs  
DQ and DQS I/O pins  
Double data rate (DDR) registers  
The IOE in Stratix II devices contains a bidirectional I/O buffer, six  
registers, and a latch for a complete embedded bidirectional single data  
rate or DDR transfer. Figure 2–46 shows the Stratix II IOE structure. The  
IOE contains two input registers (plus a latch), two output registers, and  
two output enable registers. The design can use both input registers and  
the latch to capture DDR input and both output registers to drive DDR  
outputs. Additionally, the design can use the output enable (OE) register  
for fast clock-to-output enable timing. The negative edge-clocked OE  
register is used for DDR SDRAM interfacing. The Quartus II software  
automatically duplicates a single OE register that controls multiple  
output or bidirectional pins.  
2–70  
Stratix II Device Handbook, Volume 1  
Altera Corporation  
May 2007  
 复制成功!