欢迎访问ic37.com |
会员登录 免费注册
发布采购

82915GV 参数 Datasheet PDF下载

82915GV图片预览
型号: 82915GV
PDF下载: 下载PDF文件 查看货源
内容描述: Express芯片组 [Express Chipset]
分类和应用:
文件页数/大小: 426 页 / 3241 K
品牌: INTEL [ INTEL ]
 浏览型号82915GV的Datasheet PDF文件第86页浏览型号82915GV的Datasheet PDF文件第87页浏览型号82915GV的Datasheet PDF文件第88页浏览型号82915GV的Datasheet PDF文件第89页浏览型号82915GV的Datasheet PDF文件第91页浏览型号82915GV的Datasheet PDF文件第92页浏览型号82915GV的Datasheet PDF文件第93页浏览型号82915GV的Datasheet PDF文件第94页  
Host Bridge/DRAM Controller Registers (D0:F0)  
R
4.1.27  
SMRAM—System Management RAM Control (D0:F0)  
PCI Device:  
Address Offset:  
Default Value:  
Access:  
0
9Dh  
00h  
R/W/L, RO  
8 bits  
Size:  
The SMRAMC register controls how accesses to Compatible and Extended SMRAM spaces are  
treated. The Open, Close, and Lock bits function only when G_SMRAME bit is set to a 1. Also,  
the OPEN bit must be reset before the LOCK bit is set.  
Bit  
Access &  
Default  
Description  
7
6
Reserved  
R/W/L  
0b  
SMM Space Open (D_OPEN): When D_OPEN=1 and D_LCK=0, the SMM  
space DRAM is made visible even when SMM decode is not active. This is  
intended to help BIOS initialize SMM space. Software should ensure that  
D_OPEN=1 and D_CLS=1 are not set at the same time.  
5
4
R/W/L  
0b  
SMM Space Closed (D_CLS): When D_CLS = 1 SMM space DRAM is not  
accessible to data references, even if SMM decode is active. Code references  
may still access SMM space DRAM. This will allow SMM software to reference  
through SMM space to update the display even when SMM is mapped over the  
VGA range. Software should ensure that D_OPEN=1 and D_CLS=1 are not set  
at the same time. Note that the D_CLS bit only applies to Compatible SMM  
space.  
R/W/L  
0b  
SMM Space Locked (D_LCK): When D_LCK is set to 1, D_OPEN is reset to 0  
and D_LCK, D_OPEN, C_BASE_SEG, H_SMRAM_EN, TSEG_SZ and  
TSEG_EN become read only. D_LCK can be set to 1 via a normal configuration  
space write but can only be cleared by a full Reset. The combination of D_LCK  
and D_OPEN provide convenience with security. The BIOS can use the  
D_OPEN function to initialize SMM space and then use D_LCK to "lock down"  
SMM space in the future so that no application software (or BIOS itself) can  
violate the integrity of SMM space, even if the program has knowledge of the  
D_OPEN function.  
3
R/W/L  
0b  
Global SMRAM Enable (G_SMRAME): If set to a 1, Compatible SMRAM  
functions are enabled, providing 128 KB of DRAM accessible at the A0000h  
address while in SMM (ADSB with SMM decode). To enable Extended SMRAM  
function this bit has be set to 1. Refer to the section on SMM for more details.  
Once D_LCK is set, this bit becomes read only.  
2:0  
RO  
010b  
Compatible SMM Space Base Segment (C_BASE_SEG): This field indicates  
the location of SMM space. SMM DRAM is not remapped. It is simply made  
visible if the conditions are right to access SMM space, otherwise the access is  
forwarded to DMI. Since the (G)MCH supports only the SMM space between  
A0000h and BFFFFh, this field is hardwired to 010.  
90  
Datasheet  
 复制成功!