欢迎访问ic37.com |
会员登录 免费注册
发布采购

82915GV 参数 Datasheet PDF下载

82915GV图片预览
型号: 82915GV
PDF下载: 下载PDF文件 查看货源
内容描述: Express芯片组 [Express Chipset]
分类和应用:
文件页数/大小: 426 页 / 3241 K
品牌: INTEL [ INTEL ]
 浏览型号82915GV的Datasheet PDF文件第108页浏览型号82915GV的Datasheet PDF文件第109页浏览型号82915GV的Datasheet PDF文件第110页浏览型号82915GV的Datasheet PDF文件第111页浏览型号82915GV的Datasheet PDF文件第113页浏览型号82915GV的Datasheet PDF文件第114页浏览型号82915GV的Datasheet PDF文件第115页浏览型号82915GV的Datasheet PDF文件第116页  
EPBAR Registers—Egress Port Register Summary  
R
6.1.4  
EPLE2D—EP Link Entry 2 Description  
MMIO Range:  
Address Offset:  
Default Value:  
Access:  
EPBAR  
060h  
02000002h  
R/WO, RO  
32 bits  
Size:  
This register provides the First part of a Link Entry that declares an internal link to another Root  
Complex Element.  
Bit  
Access &  
Default  
Description  
31:24  
RO  
02h  
Target Port Number: This field specifies the port number associated with the  
element targeted by this link entry (PCI Express* x16 interface). The target port  
number is with respect to the component that contains this element as specified  
by the target component ID.  
23:16  
R/WO  
00h  
Target Component ID: This field identifies the physical or logical component that  
is targeted by this link entry. A value of 0 is reserved; Component IDs start at 1.  
This value is a mirror of the value in the Component ID field of all elements in this  
component. The value only needs to be written in one of the mirrored fields and it  
will be reflected everywhere that it is mirrored.  
15:2  
1
Reserved  
RO  
1b  
Link Type:  
1 = Link points to configuration space of the integrated device that controls the  
x16 root port. The link address specifies the configuration address (segment,  
bus, device, function) of the target root port.  
0
R/WO  
0b  
Link Valid  
0 = Link Entry is not valid and will be ignored.  
1 = Link Entry specifies a valid link.  
112  
Datasheet  
 复制成功!