欢迎访问ic37.com |
会员登录 免费注册
发布采购

6702PXH 参数 Datasheet PDF下载

6702PXH图片预览
型号: 6702PXH
PDF下载: 下载PDF文件 查看货源
内容描述: 64位PCI中枢 [64-bit PCI Hub]
分类和应用: PC
文件页数/大小: 214 页 / 2554 K
品牌: INTEL [ INTEL ]
 浏览型号6702PXH的Datasheet PDF文件第13页浏览型号6702PXH的Datasheet PDF文件第14页浏览型号6702PXH的Datasheet PDF文件第15页浏览型号6702PXH的Datasheet PDF文件第16页浏览型号6702PXH的Datasheet PDF文件第18页浏览型号6702PXH的Datasheet PDF文件第19页浏览型号6702PXH的Datasheet PDF文件第20页浏览型号6702PXH的Datasheet PDF文件第21页  
Signal Description  
Table 2-2. PCI Bus Interface A Signals (Sheet 2 of 2)  
Signal  
Type  
Description  
PAPAR  
I/O  
Parity: Even parity calculated on 36 bits (PAAD[31:0] plus PACBE_[3:0]#). It is  
calculated on all 36 bits, regardless of the valid byte enables. It is driven  
identically to the PAAD[31:0] lines, except it is delayed by exactly one PCI clock.  
PAPCIRST#  
PAPCIXCAP  
O
PCI Reset: The Intel® 6702PXH 64-bit PCI Hub asserts PAPCIRST# to reset  
devices that reside on the secondary PCI bus. The Intel® 6702PXH 64-bit PCI  
Hub asserts PAPCIRST# due to one of the following events:  
RSTIN# is asserted.  
The PCI Reset (bit 6) in the Bridge Control Register is set.  
Connect to the RST# pin of the PCI slot(s).  
I
Only relevant when Hot Plug Mode is disabled (HPA_SLOT[3] = 0) or when in  
one-slot-no-glue hot plug mode (HPA_SLOT[3:0] = 1111).  
PCI-X Capable: This signal indicates whether all devices on the PCI bus are  
PCI-X devices, so that the Intel® 6702PXH 64-bit PCI Hub can switch into PCI-X  
mode.  
PAPCLKI  
I
PCI Clock Input.  
PAPCLKO[6:0]  
O
PCI Clock Output: These signals provide 33/66/100/133 MHz clock for a  
PCI/PCI-X device. PAPCLKO[0] goes to slot or device #1, PAPCLKO[1] goes to  
slot or device #2, etc. PAPCLKO[6] is connected to the PAPCLKI input. Unused  
PCI Clock outputs should be turned off by BIOS and left as no connects on the  
system board.  
PAPERR#  
I/O  
O
Parity Error: PAPERR# is driven by an external PCI device when it receives data  
that has a parity error. Driven by the Intel® 6702PXH 64-bit PCI Hub when, as an  
initiator it detects a parity error during a read transaction and as a target during  
write transactions.  
PAPLOCK#  
PCI Lock: This signal indicates an exclusive bus operation and may require  
multiple transactions to complete. The Intel® 6702PXH 64-bit PCI Hub asserts  
PAPLOCK# when it is doing exclusive transactions on the PCI bus. PAPLOCK#  
is ignored when PCI masters are granted the bus. The Intel® 6702PXH 64-bit  
PCI Hub does not propagate locked transactions upstream.  
PAPME#  
I
PCI Power Management Event: PCI bus power management event signal. This  
is a shared open drain signal from all the PCI cards on the corresponding PCI  
bus segment. This is a level sensitive signal that will be converted to a PME  
event on the PCI Express bus.  
PAREQ_[5:0]#  
PASERR#  
I
I
PCI Request: Request input into the Intel® 6702PXH 64-bit PCI Hub arbiter.  
System Error: PASERR# can be pulsed active by any PCI device that detects a  
system error condition except the Intel® 6702PXH 64-bit PCI Hub. The  
Intel® 6702PXH 64-bit PCI Hub samples PASERR# as an input and conditionally  
forwards it to the PCI Express interface.  
PASTOP#  
PATRDY#  
I/O  
I/O  
Stop: PASTOP# indicates that the target is requesting an initiator to stop the  
current transaction.  
Target Ready: PATRDY# indicates the ability of the target to complete the  
current data phase of the transaction. A data phase is completed when both  
PATRDY# and PAIRDY# are sampled asserted. PATRDY# is tri-stated from the  
leading edge of PAPCIRST#. PATRDY# remains tri-stated by the  
Intel® 6702PXH 64-bit PCI Hub until driven as a target.  
Intel® 6702PXH 64-bit PCI Hub Datasheet  
17