欢迎访问ic37.com |
会员登录 免费注册
发布采购

320 参数 Datasheet PDF下载

320图片预览
型号: 320
PDF下载: 下载PDF文件 查看货源
内容描述: 赛扬D处理器 [Celeron D Processor]
分类和应用:
文件页数/大小: 82 页 / 1743 K
品牌: INTEL [ INTEL ]
 浏览型号320的Datasheet PDF文件第17页浏览型号320的Datasheet PDF文件第18页浏览型号320的Datasheet PDF文件第19页浏览型号320的Datasheet PDF文件第20页浏览型号320的Datasheet PDF文件第22页浏览型号320的Datasheet PDF文件第23页浏览型号320的Datasheet PDF文件第24页浏览型号320的Datasheet PDF文件第25页  
Electrical Specifications  
Table 2-4. Signal Characteristics  
Signals with RTT  
Signals with no RTT  
A20M#, BCLK[1:0], BPM[5:0]#, BR0#, BSEL[1:0],  
COMP[1:0], FERR#/PBE#, IERR#, IGNNE#, INIT#,  
LINT0/INTR, LINT1/NMI, PWRGOOD, RESET#,  
SKTOCC#, SLP#, SMI#, STPCLK#, TDO,  
TESTHI[12:0], THERMDA, THERMDC,  
A[35:3]#, ADS#, ADSTB[1:0]#, AP[1:0]#, BINIT#,  
BNR#, BOOTSELECT , BPRI#, D[63:0]#, DBI[3:0]#,  
1
DBSY#, DEFER#, DP[3:0]#, DRDY#, DSTBN[3:0]#,  
DSTBP[3:0]#, HIT#, HITM#, LOCK#, MCERR#,  
1
OPTIMIZED/COMPAT# , PROCHOT#, REQ[4:0]#,  
THERMTRIP#, VID[5:0], VIDPWRGD,  
GTLREF[3:0], TCK, TDI, TRST#, TMS  
RS[2:0]#, RSP#, TRDY#  
2
Open Drain Signals  
BSEL[1:0], VID[5:0], THERMTRIP#, FERR#/PBE#,  
IERR#, BPM[5:0]#, BR0#, TDO  
NOTES:  
1. The OPTIMIZED/COMPAT# and BOOTSELECT pins have a 500–5000 pull-up to V  
rather than R .  
TT  
CCVID  
2. Signals that do not have R , nor are actively driven to their high-voltage level.  
TT  
Table 2-5. Signal Reference Voltages  
GTLREF  
V
/2  
V
/2  
CCVID  
CC  
BPM[5:0]#, LINT0/INTR, LINT1/NMI, RESET#, BINIT#,  
BNR#, HIT#, HITM#, MCERR#, PROCHOT#, BR0#,  
A[35:0]#, ADS#, ADSTB[1:0]#, AP[1:0]#, BPRI#, D[63:0]#,  
DBI[3:0]#, DBSY#, DEFER#, DP[3:0]#, DRDY#,  
DSTBN[3:0]#, DSTBP[3:0]#, LOCK#, REQ[4:0]#, RS[2:0]#,  
RSP#, TRDY#  
A20M#, IGNNE#, INIT#,  
VIDPWRGD,  
1
PWRGOOD , SLP#, SMI#,  
BOOTSELECT,  
OPTIMIZED/  
COMPAT#  
1
1
STPCLK#, TCK , TDI ,  
TMS , TRST#  
1
1
NOTES:  
1.  
These signals also have hysteresis added to the reference voltage. See Table 2-12 for more information.  
2.7  
Asynchronous GTL+ Signals  
Legacy input signals (such as A20M#, IGNNE#, INIT#, SMI#, SLP#, and STPCLK#) use CMOS  
input buffers. All of these signals follow the same DC requirements as GTL+ signals; however, the  
outputs are not actively driven high (during a logical 0-to-1 transition) by the processor. These  
signals do not have setup or hold time specifications in relation to BCLK[1:0].  
All of the Asynchronous GTL+ signals are required to be asserted/de-asserted for at least six  
BCLKs for the processor to recognize the proper signal state. See Section 2.11 for the DC  
specifications for the Asynchronous GTL+ signal groups. See Section 6.2 for additional timing  
requirements for entering and leaving the low power states.  
2.8  
Test Access Port (TAP) Connection  
Due to the voltage levels supported by other components in the Test Access Port (TAP) logic, it is  
recommended that the Celeron D processor be first in the TAP chain and followed by any other  
components within the system. A translation buffer should be used to connect to the rest of the  
chain unless one of the other components is capable of accepting an input of the appropriate  
voltage level. Similar considerations must be made for TCK, TMS, TRST#, TDI, and TDO. Two  
copies of each signal may be required, with each driving a different voltage level.  
Datasheet  
21