欢迎访问ic37.com |
会员登录 免费注册
发布采购

IA82527PLC44AR2 参数 Datasheet PDF下载

IA82527PLC44AR2图片预览
型号: IA82527PLC44AR2
PDF下载: 下载PDF文件 查看货源
内容描述: 串行通信Controllerâ ???? CAN协议 [Serial Communications Controller—CAN Protocol]
分类和应用: 外围集成电路局域网通信时钟
文件页数/大小: 58 页 / 1454 K
品牌: INNOVASIC [ INNOVASIC, INC ]
 浏览型号IA82527PLC44AR2的Datasheet PDF文件第25页浏览型号IA82527PLC44AR2的Datasheet PDF文件第26页浏览型号IA82527PLC44AR2的Datasheet PDF文件第27页浏览型号IA82527PLC44AR2的Datasheet PDF文件第28页浏览型号IA82527PLC44AR2的Datasheet PDF文件第30页浏览型号IA82527PLC44AR2的Datasheet PDF文件第31页浏览型号IA82527PLC44AR2的Datasheet PDF文件第32页浏览型号IA82527PLC44AR2的Datasheet PDF文件第33页  
IA82527  
Data Sheet  
CAN Serial Communications Controller  
December 20, 2012  
4.1.1 CAN Controller  
The CAN Controller block of the IA82527 supports the interface to the CAN Bus via the rx0,  
rx1, tx0, and tx1 lines. The CAN Controller manages the transceiver logic, error management  
logic, and the message objects, controlling the data stream between the Message RAM (parallel  
data) and the CAN Bus (serial data).  
4.1.2 Message RAM  
The Message RAM block of the IA82527 provides the interface buffer between the system CPU  
and the CAN Bus. The IA82527 Message RAM provides storage for 15 message objects of  
8-byte data length. The Message RAM is Dual Port RAM allowing the CPU and the CAN  
controller simultaneous access to the Message RAM.  
4.1.3 CPU Interface  
The IA82527 is can be interfaced to many commonly used microcontrollers. There are four  
parallel interface options and a serial interface option.  
Different interface options, or modes, are selected using interface mode pins, mode1 and mode0.  
The parallel interface modes that can be selected are as follows:  
8-bit Intel multiplexed address and data buses  
16-bit Intel multiplexed address and data buses  
8-bit non- Intel multiplexed address and data buses  
8-bit non-multiplexed address and data buses  
The serial interface mode is fully compatible with the Motorola® SPI protocol and will interface  
to most commonly used serial interfaces. The serial interface is implemented in slave mode  
only, and responds to the master using the specially designed serial interface protocol. The serial  
interface mode interconnection scheme is shown in Figure 6.  
MOSI  
MISO  
SCLK  
CS  
mosi  
miso  
sclk  
CPU  
(Master)  
IA82527  
(Slave)  
cs_n  
Figure 6. mosi/miso Connection  
IA211080504-07  
http://www.innovasic.com  
Customer Support:  
Page 29 of 58  
(888) 824-4184  
 
 
 
 复制成功!