欢迎访问ic37.com |
会员登录 免费注册
发布采购

SAK-TC399XP-256F300S BC 参数 Datasheet PDF下载

SAK-TC399XP-256F300S BC图片预览
型号: SAK-TC399XP-256F300S BC
PDF下载: 下载PDF文件 查看货源
内容描述: [Infineon releases its second generation AURIX microcontroller in embedded flash 40 nm technology. It comes back with an increase in performance, memory sizes, connectivity and more scalability to address the new automotive trends and challenges. This family has more than 20 products to provide the most scalable portfolio of safety microcontrol­ler. In terms of performance, the highest end product TC39x offers 6 cores running at 300 MHz and up to 6.9 MBytes embedded RAM, and consuming below 2 W. ]
分类和应用:
文件页数/大小: 548 页 / 21256 K
品牌: INFINEON [ Infineon ]
 浏览型号SAK-TC399XP-256F300S BC的Datasheet PDF文件第399页浏览型号SAK-TC399XP-256F300S BC的Datasheet PDF文件第400页浏览型号SAK-TC399XP-256F300S BC的Datasheet PDF文件第401页浏览型号SAK-TC399XP-256F300S BC的Datasheet PDF文件第402页浏览型号SAK-TC399XP-256F300S BC的Datasheet PDF文件第404页浏览型号SAK-TC399XP-256F300S BC的Datasheet PDF文件第405页浏览型号SAK-TC399XP-256F300S BC的Datasheet PDF文件第406页浏览型号SAK-TC399XP-256F300S BC的Datasheet PDF文件第407页  
TC39x BC/BD-Step  
Pin Definition and Functions: Legend  
2.5  
Legend  
The data in this chapter 2 match with the files TC39xed_IO_Spirit_v2.0.0.1.24.xml.  
Column “Ctrl.”:  
I = Input (for GPIO port lines with IOCR bit field Selection PCx = 0XXXB)  
O = Output (for GPIO port lines the ´O´ represents in most cases the port HWOUT function)  
O0 = Output with IOCR bit field selection PCx = 1X000B  
O1 = Output with IOCR bit field selection PCx = 1X001B (ALT1)  
O2 = Output with IOCR bit field selection PCx = 1X010B (ALT2)  
O3 = Output with IOCR bit field selection PCx = 1X011B (ALT3)  
O4 = Output with IOCR bit field selection PCx = 1X100B (ALT4)  
O5 = Output with IOCR bit field selection PCx = 1X101B (ALT5)  
O6 = Output with IOCR bit field selection PCx = 1X110B (ALT6)  
O7 = Output with IOCR bit field selection PCx = 1X111B (ALT7)  
Column “Buffer Type”:  
RFAST = Pad class RFAST (5V/3.3V)  
FAST = Pad class FAST (5V/3.3V)  
SLOW = Pad class SLOW (5V/3.3V)  
LVDS_TX = Pad class LVDS Transmit  
LVDS_RX = Pad class LVDS Receive  
S = Pad class S (Analog Input overlayed with General Purpose Input)  
D = Pad class D (Analog Input)  
Porst = Porst input Pad  
XTAL1 = XTAL1 input Pad  
XTAL2 = XTAL2 input Pad  
PU = with pull-up device connected during reset (PORST = 0)  
PU1 = with pull-up device connected during reset (PORST = 0)1)  
PU2 = with pull-up device connected during startup and reset, HighZ in Standby mode  
PD = with pull-down device connected during reset (PORST = 0)  
PD1 = with pull-down device connected during reset (PORST = 0)1)  
PD2 = with pull-down device connected during startup, reset, HighZ in Standby mode  
OD = open drain during reset (PORST = 0)  
ES = Supports Emergency Stop  
ES1 = ES. ES can be overruled by VADC, control via P00_PCSR  
ES2 = ES. ES can be overruled by DXCPL - DAP over CAN physical layer, No overruling for DXCM - Debug over  
CAN message  
ES3 = ES. ES can be overruled by JTAG mode if this pin is used as TDI  
ES4 = ES. ES can be overruled by JTAG or Three Pin DAP mode  
1) The default state of GPIOs (Px.y) during and after PORST active is controllled via HWCFG6 (P14.4). Pls. see also chapter  
PMS, HWCFG[6].  
Data Sheet  
403  
V 1.2, 2021-03  
OPEN MARKET VERSION  
 复制成功!