欢迎访问ic37.com |
会员登录 免费注册
发布采购

1893CF 参数 Datasheet PDF下载

1893CF图片预览
型号: 1893CF
PDF下载: 下载PDF文件 查看货源
内容描述: [Interface Circuit, 1-Trnsvr, CMOS, PDSO48, 0.300 MM INCH, SSOP-48]
分类和应用: 网络接口电信集成电路电信电路光电二极管
文件页数/大小: 136 页 / 1040 K
品牌: IDT [ INTEGRATED DEVICE TECHNOLOGY ]
 浏览型号1893CF的Datasheet PDF文件第30页浏览型号1893CF的Datasheet PDF文件第31页浏览型号1893CF的Datasheet PDF文件第32页浏览型号1893CF的Datasheet PDF文件第33页浏览型号1893CF的Datasheet PDF文件第35页浏览型号1893CF的Datasheet PDF文件第36页浏览型号1893CF的Datasheet PDF文件第37页浏览型号1893CF的Datasheet PDF文件第38页  
ICS1893AF Data Sheet - Release  
Chapter 7 Functional Blocks  
7.1 Functional Block: Media Independent Interface  
All ICS1893AF MII interface signals are fully compliant with the ISO/IEC 8802-3 standard. In addition, the  
ICS1893AF MIIs can support two data transfer rates: 25 MHz (for 100Base-TX operations) and 2.5 MHz  
(for 10Base-T operations).  
The Media Independent Interface (MII) consists of two primary components:  
1. An interface between a MAC (Media Access Control sublayer) and the PHY (that is, the ICS1893AF).  
This MAC-PHY part of the MII consists of three subcomponents:  
a. A synchronous Transmit interface that includes the following signals:  
(1) A data nibble, TXD[3:0]  
(2) An error indicator, TXER  
(3) A delimiter, TXEN  
(4) A clock, TXCLK  
b. A synchronous Receive interface that includes the followings signals:  
(1) A data nibble, RXD[3:0]  
(2) An error indicator, RXER  
(3) A delimiter, RXDV  
(4) A clock, RXCLK  
c. A Media Status or Control interface that consists of a Carrier Sense signal (CRS) and a Collision  
Detection signal (COL).  
2. An interface between the PHY (the ICS1893AF) and an STA (Station Management entity). The  
STA-PHY part of the MII is a two-wire, Serial Management Interface that consists of the following:  
a. A clock (MDC)  
b. A synchronous, bi-directional data signal (MDIO) that provides an STA with access to the  
ICS1893AF Management Register set  
The ICS1893AF Management Register set (discussed in Chapter 8, “Management Register Set”) consists  
of the following:  
Basic Management registers.  
As defined in the ISO/IEC 8802-3 standard, these registers include the following:  
– Control Register (register 0), which handles basic device configuration  
– Status Register (register 1), which reports basic device capabilities and status  
Extended Management registers.  
As defined in the ISO/IEC 8802-3 standard, the ICS1893AF supports Extended registers that provide  
access to the Organizationally Unique Identifier and all auto-negotiation functionality.  
ICS (Vendor-Specific) Management registers.  
The ICS1893AF provides vendor-specific registers for enhanced PHY operations. Among these is the  
QuickPoll Detailed Status Register that provides a comprehensive and consolidated set of real-time PHY  
information. Reading the QuickPoll register enables the MAC to obtain comprehensive status data with a  
single register access.  
ICS1893AF
Copyright © 2004, Integrated Circuit Systems, Inc.  
All rights reserved.  
34  
 复制成功!