欢迎访问ic37.com |
会员登录 免费注册
发布采购

1892Y-14 参数 Datasheet PDF下载

1892Y-14图片预览
型号: 1892Y-14
PDF下载: 下载PDF文件 查看货源
内容描述: [Ethernet Transceiver, 1-Trnsvr, CMOS, PQFP64]
分类和应用: 以太网:16GBASE-T电信电信集成电路
文件页数/大小: 148 页 / 1762 K
品牌: IDT [ INTEGRATED DEVICE TECHNOLOGY ]
 浏览型号1892Y-14的Datasheet PDF文件第30页浏览型号1892Y-14的Datasheet PDF文件第31页浏览型号1892Y-14的Datasheet PDF文件第32页浏览型号1892Y-14的Datasheet PDF文件第33页浏览型号1892Y-14的Datasheet PDF文件第35页浏览型号1892Y-14的Datasheet PDF文件第36页浏览型号1892Y-14的Datasheet PDF文件第37页浏览型号1892Y-14的Datasheet PDF文件第38页  
ICS1892  
10Base-T/100Base-TX Integrated PHYceiver™  
TSD  
7.1 Functional Block: Media Independent Interface  
All ICS1892 MII interface signals are fully compliant with the ISO/IEC 8802-3 standard. In addition, the  
ICS1892 MIIs can support two data transfer rates: 25 MHz (for 100Base-TX operations) and 2.5 MHz (for  
10Base-T operations).  
The Media Independent Interface (MII) consists of two primary components:  
1. An interface between a MAC (Media Access Control sublayer) and the PHY (that is, the ICS1892). This  
MAC-PHY part of the MII consists of three subcomponents:  
a. A synchronous Transmit interface that includes the following signals:  
(1) A data nibble, TXD[3:0]  
(2) An error indicator, TXER  
(3) A delimiter, TXEN  
(4) A clock, TXCLK  
b. A synchronous Receive interface that includes the followings signals:  
(1) A data nibble, RXD[3:0]  
(2) An error indicator, RXER  
(3) A delimiter, RXDV  
(4) A clock, RXCLK  
c. A Media Status or Control interface that consists of a Carrier Sense signal (CRS) and a Collision  
Detection signal (COL).  
2. An interface between the PHY (the ICS1892) and an STA (Station Management entity). The STA-PHY  
part of the MII is a two-wire, Serial Management Interface that consists of the following:  
a. A clock (MDC)  
b. A synchronous, bi-directional data signal (MDIO) that provides an STA with access to the ICS1892  
Management Register set  
The ICS1892 Management Register set (discussed in Chapter 8, “Management Register Set”) consists of  
the following:  
Basic Management registers.  
As defined in the ISO/IEC 8802-3 standard, these registers include the following:  
– Control Register (register 0), which handles basic device configuration  
– Status Register (register 1), which reports basic device capabilities and status  
Extended Management registers.  
As defined in the ISO/IEC 8802-3 standard, the ICS1892 supports Extended registers that provide  
access to the Organizationally Unique Identifier and all auto-negotiation functionality.  
ICS (Vendor-Specific) Management registers.  
The ICS1892 provides vendor-specific registers for enhanced PHY operations. Among these is the  
QuickPoll Detailed Status Register that provides a comprehensive and consolidated set of real-time PHY  
information. Reading the QuickPoll register enables the MAC to obtain comprehensive status data with  
a single register access.  
IDT™ / ICS™ 10Base-T/100Base-TX Integrated PHYceiver™  
ICS1892  
34  
 复制成功!