欢迎访问ic37.com |
会员登录 免费注册
发布采购

1339C-31SRI8 参数 Datasheet PDF下载

1339C-31SRI8图片预览
型号: 1339C-31SRI8
PDF下载: 下载PDF文件 查看货源
内容描述: 具有串行I2C接口实时时钟 [REAL-TIME CLOCK WITH SERIAL I2C INTERFACE]
分类和应用: 计时器或实时时钟微控制器和处理器外围集成电路光电二极管
文件页数/大小: 27 页 / 358 K
品牌: IDT [ INTEGRATED DEVICE TECHNOLOGY ]
 浏览型号1339C-31SRI8的Datasheet PDF文件第5页浏览型号1339C-31SRI8的Datasheet PDF文件第6页浏览型号1339C-31SRI8的Datasheet PDF文件第7页浏览型号1339C-31SRI8的Datasheet PDF文件第8页浏览型号1339C-31SRI8的Datasheet PDF文件第10页浏览型号1339C-31SRI8的Datasheet PDF文件第11页浏览型号1339C-31SRI8的Datasheet PDF文件第12页浏览型号1339C-31SRI8的Datasheet PDF文件第13页  
IDT1339
REAL-TIME CLOCK WITH SERIAL I
2
C INTERFACE
RTC
Table 5. SQW/INT Output
INTCN
0
0
0
0
1
1
1
RS2
0
0
1
1
X
X
X
RS1
0
1
0
1
X
X
X
SQW/INT Output
1 Hz
4.096 kHz
8.192 kHz
32.768 kHz
A1F
A2F
A2F + A1F
A2IE
X
X
X
X
0
1
1
A1IE
X
X
X
X
1
0
1
Bit 2: Interrupt Control (INTCN).
This bit controls the relationship between the two alarms and the interrupt output
pins. When the INTCN bit is set to logic 1, a match between the timekeeping registers and the alarm 1 or alarm 2
registers activate the SQW/INT pin (provided that the alarm is enabled). When the INTCN bit is set to logic 0, a
square wave is output on the SQW/INT pin. This bit is set to logic 0 when power is first applied.
Bit 1: Alarm 2 Interrupt Enable (A2IE).
When set to a logic 1, this bit permits the Alarm 2 Flag (A2F) bit in the
status register to assert SQW/INT (when INTCN = 1). When the A2IE bit is set to logic 0 or INTCN is set to logic 0,
the A2F bit does not initiate an interrupt signal. The A2IE bit is disabled (logic 0) when power is first applied.
Bit 0: Alarm 1 Interrupt Enable (A1IE).
When set to logic 1, this bit permits the Alarm 1 Flag (A1F) bit in the status
register to assert SQW/INT (when INTCN = 1). When the A1IE bit is set to logic 0 or INTCN is set to logic 0, the A1F
bit does not initiate an interrupt signal. The A1IE bit is disabled (logic 0) when power is first applied.
Status Register (0Fh)
Bit 7
OSF
Bit 6
0
Bit 5
0
Bit 4
0
Bit 3
0
Bit 2
0
Bit 1
A2F
Bit 0
A1F
Bit 7: Oscillator Stop Flag (OSF).
A logic 1 in this bit indicates that the oscillator either is stopped or was stopped
for some period of time and may be used to judge the validity of the clock and date data. This bit is edge triggered
and is set to logic 1 when the oscillator stops. The following are examples of conditions that can cause the OSF bit
to be set:
1) The first time power is applied.
2) The voltage on both
V
CC
and V
BACKUP
are insufficient to support oscillation.
3) The EOSC bit is turned off.
4) External influences on the crystal (e.g., noise, leakage, etc.).
This bit remains at logic 1 until written to logic 0. This bit can only be written to a logic 0.
Bit 1: Alarm 2 Flag (A2F).
A logic 1 in the Alarm 2 Flag bit indicates that the time matched the alarm 2 registers. If
the A2IE bit is a logic 1 and the INTCN bit is set to a logic 1, the SQW/INT pin is also asserted. A2F is cleared when
written to logic 0. This bit can only be written to logic 0. Attempting to write to logic 1 leaves the value unchanged.
Bit 0: Alarm 1 Flag (A1F).
A logic 1 in the Alarm 1 Flag bit indicates that the time matched the alarm 1 registers. If
the A1IE bit is a logic 1 and the INTCN bit is set to a logic 1, the SQW/INT pin is also asserted. A1F is cleared when
written to logic 0. This bit can only be written to logic 0. Attempting to write to logic 1 leaves the value unchanged.
IDT®
REAL-TIME CLOCK WITH SERIAL I
2
C INTERFACE
9
IDT1339
REV K 032910