IC42S16100
Write Cycle / Auto-Precharge
T11
T12
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10
CLK
t
CHI
t
CKS
t
CK
t
CL
CKE
CS
t
t
CKA
CH
t
CS
t
CS
tCH
tCH
tCH
RAS
t
t
CS
CS
CAS
WE
t
AS
tAH
(1)
ROW
ROW
COLUMN
ROW
A0-A9
AUTO PRE
t
AS
t
t
AH
AH
ROW
A10
A11
t
AS
BANK 1
BANK 0
BANK 1
BANK 1
BANK 0
BANK 0
t
CS
t
t
CH
DQM
I/O
t
DH
tDS
DS
t
DH
t
DS
t
DH
t
DS
tDH
DIN
m
D
IN m+2
D
IN m+3
D
IN m+1
t
RCD
RAS
RC
t
DAL
t
RCD
RAS
RC
t
RP
t
t
t
t
<ACT
>
<
WRITA
>
<ACT>
Undefined
Don’t Care
CAS latency = 3, burst length = 4
Note 1: A8,A9 = Don't Care.
64
Integrated Circuit Solution Inc.
DR024-0D 06/25/2004